xref: /rk3399_rockchip-uboot/board/freescale/mx6sxsabreauto/mx6sxsabreauto.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
1cf94a342SYe Li /*
2cf94a342SYe Li  * Copyright (C) 2014 Freescale Semiconductor, Inc.
3cf94a342SYe Li  *
4cf94a342SYe Li  * Author: Ye Li <ye.li@nxp.com>
5cf94a342SYe Li  *
6cf94a342SYe Li  * SPDX-License-Identifier:	GPL-2.0+
7cf94a342SYe Li  */
8cf94a342SYe Li 
9cf94a342SYe Li #include <asm/arch/clock.h>
10cf94a342SYe Li #include <asm/arch/crm_regs.h>
11cf94a342SYe Li #include <asm/arch/iomux.h>
12cf94a342SYe Li #include <asm/arch/imx-regs.h>
13cf94a342SYe Li #include <asm/arch/mx6-pins.h>
14cf94a342SYe Li #include <asm/arch/sys_proto.h>
15cf94a342SYe Li #include <asm/gpio.h>
16*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
17*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
18cf94a342SYe Li #include <asm/io.h>
19cf94a342SYe Li #include <linux/sizes.h>
20cf94a342SYe Li #include <common.h>
21cf94a342SYe Li #include <fsl_esdhc.h>
22cf94a342SYe Li #include <miiphy.h>
23cf94a342SYe Li #include <netdev.h>
24cf94a342SYe Li #include <power/pmic.h>
25cf94a342SYe Li #include <power/pfuze100_pmic.h>
26cf94a342SYe Li #include "../common/pfuze.h"
27cf94a342SYe Li #include <usb.h>
28e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
29cf94a342SYe Li #include <pca953x.h>
30cf94a342SYe Li 
31cf94a342SYe Li DECLARE_GLOBAL_DATA_PTR;
32cf94a342SYe Li 
33cf94a342SYe Li #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
34cf94a342SYe Li 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
35cf94a342SYe Li 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
36cf94a342SYe Li 
37cf94a342SYe Li #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
38cf94a342SYe Li 	PAD_CTL_SPEED_HIGH   |                                   \
39cf94a342SYe Li 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST)
40cf94a342SYe Li 
41cf94a342SYe Li #define ENET_CLK_PAD_CTRL  (PAD_CTL_SPEED_MED | \
42cf94a342SYe Li 	PAD_CTL_DSE_120ohm   | PAD_CTL_SRE_FAST)
43cf94a342SYe Li 
44cf94a342SYe Li #define ENET_RX_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |          \
45cf94a342SYe Li 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
46cf94a342SYe Li 
47cf94a342SYe Li #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
48cf94a342SYe Li #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
49cf94a342SYe Li 			PAD_CTL_SRE_FAST)
50cf94a342SYe Li #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
51cf94a342SYe Li 
dram_init(void)52cf94a342SYe Li int dram_init(void)
53cf94a342SYe Li {
54432a8a55SVanessa Maegima 	gd->ram_size = imx_ddr_size();
55cf94a342SYe Li 
56cf94a342SYe Li 	return 0;
57cf94a342SYe Li }
58cf94a342SYe Li 
59cf94a342SYe Li static iomux_v3_cfg_t const uart1_pads[] = {
60cf94a342SYe Li 	MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
61cf94a342SYe Li 	MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
62cf94a342SYe Li };
63cf94a342SYe Li 
64cf94a342SYe Li static iomux_v3_cfg_t const fec2_pads[] = {
65cf94a342SYe Li 	MX6_PAD_ENET1_MDC__ENET2_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
66cf94a342SYe Li 	MX6_PAD_ENET1_MDIO__ENET2_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
67cf94a342SYe Li 	MX6_PAD_RGMII2_RX_CTL__ENET2_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
68cf94a342SYe Li 	MX6_PAD_RGMII2_RD0__ENET2_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
69cf94a342SYe Li 	MX6_PAD_RGMII2_RD1__ENET2_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
70cf94a342SYe Li 	MX6_PAD_RGMII2_RD2__ENET2_RX_DATA_2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
71cf94a342SYe Li 	MX6_PAD_RGMII2_RD3__ENET2_RX_DATA_3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
72cf94a342SYe Li 	MX6_PAD_RGMII2_RXC__ENET2_RX_CLK | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
73cf94a342SYe Li 	MX6_PAD_RGMII2_TX_CTL__ENET2_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
74cf94a342SYe Li 	MX6_PAD_RGMII2_TD0__ENET2_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
75cf94a342SYe Li 	MX6_PAD_RGMII2_TD1__ENET2_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
76cf94a342SYe Li 	MX6_PAD_RGMII2_TD2__ENET2_TX_DATA_2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
77cf94a342SYe Li 	MX6_PAD_RGMII2_TD3__ENET2_TX_DATA_3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
78cf94a342SYe Li 	MX6_PAD_RGMII2_TXC__ENET2_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
79cf94a342SYe Li };
80cf94a342SYe Li 
setup_iomux_uart(void)81cf94a342SYe Li static void setup_iomux_uart(void)
82cf94a342SYe Li {
83cf94a342SYe Li 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
84cf94a342SYe Li }
85cf94a342SYe Li 
setup_fec(void)86cf94a342SYe Li static int setup_fec(void)
87cf94a342SYe Li {
88cf94a342SYe Li 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
89cf94a342SYe Li 
90cf94a342SYe Li 	/* Use 125MHz anatop loopback REF_CLK1 for ENET2 */
91cf94a342SYe Li 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK, 0);
92cf94a342SYe Li 
93cf94a342SYe Li 	return enable_fec_anatop_clock(1, ENET_125MHZ);
94cf94a342SYe Li }
95cf94a342SYe Li 
board_eth_init(bd_t * bis)96cf94a342SYe Li int board_eth_init(bd_t *bis)
97cf94a342SYe Li {
98cf94a342SYe Li 	int ret;
99cf94a342SYe Li 
100cf94a342SYe Li 	imx_iomux_v3_setup_multiple_pads(fec2_pads, ARRAY_SIZE(fec2_pads));
101cf94a342SYe Li 	setup_fec();
102cf94a342SYe Li 
103cf94a342SYe Li 	ret = fecmxc_initialize_multi(bis, 1,
104cf94a342SYe Li 		CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
105cf94a342SYe Li 	if (ret)
106cf94a342SYe Li 		printf("FEC%d MXC: %s:failed\n", 1, __func__);
107cf94a342SYe Li 
108cf94a342SYe Li 	return ret;
109cf94a342SYe Li }
110cf94a342SYe Li 
board_phy_config(struct phy_device * phydev)111cf94a342SYe Li int board_phy_config(struct phy_device *phydev)
112cf94a342SYe Li {
113cf94a342SYe Li 	/*
114cf94a342SYe Li 	 * Enable 1.8V(SEL_1P5_1P8_POS_REG) on
115cf94a342SYe Li 	 * Phy control debug reg 0
116cf94a342SYe Li 	 */
117cf94a342SYe Li 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
118cf94a342SYe Li 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x8);
119cf94a342SYe Li 
120cf94a342SYe Li 	/* rgmii tx clock delay enable */
121cf94a342SYe Li 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
122cf94a342SYe Li 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
123cf94a342SYe Li 
124cf94a342SYe Li 	if (phydev->drv->config)
125cf94a342SYe Li 		phydev->drv->config(phydev);
126cf94a342SYe Li 
127cf94a342SYe Li 	return 0;
128cf94a342SYe Li }
129cf94a342SYe Li 
power_init_board(void)130cf94a342SYe Li int power_init_board(void)
131cf94a342SYe Li {
132e389033fSPeng Fan 	struct udevice *dev;
133e389033fSPeng Fan 	int ret;
134e389033fSPeng Fan 	u32 dev_id, rev_id, i;
135e389033fSPeng Fan 	u32 switch_num = 6;
136e389033fSPeng Fan 	u32 offset = PFUZE100_SW1CMODE;
137cf94a342SYe Li 
138e389033fSPeng Fan 	ret = pmic_get("pfuze100", &dev);
139e389033fSPeng Fan 	if (ret == -ENODEV)
140e389033fSPeng Fan 		return 0;
141e389033fSPeng Fan 
142e389033fSPeng Fan 	if (ret != 0)
143e389033fSPeng Fan 		return ret;
144e389033fSPeng Fan 
145e389033fSPeng Fan 	dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
146e389033fSPeng Fan 	rev_id = pmic_reg_read(dev, PFUZE100_REVID);
147e389033fSPeng Fan 	printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
148e389033fSPeng Fan 
149e389033fSPeng Fan 
150e389033fSPeng Fan 	/* Init mode to APS_PFM */
151e389033fSPeng Fan 	pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
152e389033fSPeng Fan 
153e389033fSPeng Fan 	for (i = 0; i < switch_num - 1; i++)
154e389033fSPeng Fan 		pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
155e389033fSPeng Fan 
156e389033fSPeng Fan 	/* set SW1AB staby volatage 0.975V */
157e389033fSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
158e389033fSPeng Fan 
159e389033fSPeng Fan 	/* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
160e389033fSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
161e389033fSPeng Fan 
162e389033fSPeng Fan 	/* set SW1C staby volatage 1.10V */
163e389033fSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x20);
164e389033fSPeng Fan 
165e389033fSPeng Fan 	/* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
166e389033fSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
167cf94a342SYe Li 
168cf94a342SYe Li 	return 0;
169cf94a342SYe Li }
170cf94a342SYe Li 
171cf94a342SYe Li #ifdef CONFIG_USB_EHCI_MX6
172cf94a342SYe Li #define USB_OTHERREGS_OFFSET	0x800
173cf94a342SYe Li #define UCTRL_PWR_POL		(1 << 9)
174cf94a342SYe Li 
175cf94a342SYe Li static iomux_v3_cfg_t const usb_otg_pads[] = {
176cf94a342SYe Li 	/* OGT1 */
177cf94a342SYe Li 	MX6_PAD_GPIO1_IO09__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
178cf94a342SYe Li 	MX6_PAD_GPIO1_IO10__ANATOP_OTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
179cf94a342SYe Li 	/* OTG2 */
180cf94a342SYe Li 	MX6_PAD_GPIO1_IO12__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
181cf94a342SYe Li };
182cf94a342SYe Li 
setup_usb(void)183cf94a342SYe Li static void setup_usb(void)
184cf94a342SYe Li {
185cf94a342SYe Li 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
186cf94a342SYe Li 					 ARRAY_SIZE(usb_otg_pads));
187cf94a342SYe Li }
188cf94a342SYe Li 
board_usb_phy_mode(int port)189cf94a342SYe Li int board_usb_phy_mode(int port)
190cf94a342SYe Li {
191cf94a342SYe Li 	if (port == 1)
192cf94a342SYe Li 		return USB_INIT_HOST;
193cf94a342SYe Li 	else
194cf94a342SYe Li 		return usb_phy_mode(port);
195cf94a342SYe Li }
196cf94a342SYe Li 
board_ehci_hcd_init(int port)197cf94a342SYe Li int board_ehci_hcd_init(int port)
198cf94a342SYe Li {
199cf94a342SYe Li 	u32 *usbnc_usb_ctrl;
200cf94a342SYe Li 
201cf94a342SYe Li 	if (port > 1)
202cf94a342SYe Li 		return -EINVAL;
203cf94a342SYe Li 
204cf94a342SYe Li 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
205cf94a342SYe Li 				 port * 4);
206cf94a342SYe Li 
207cf94a342SYe Li 	/* Set Power polarity */
208cf94a342SYe Li 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
209cf94a342SYe Li 
210cf94a342SYe Li 	return 0;
211cf94a342SYe Li }
212cf94a342SYe Li #endif
213cf94a342SYe Li 
board_early_init_f(void)214cf94a342SYe Li int board_early_init_f(void)
215cf94a342SYe Li {
216cf94a342SYe Li 	setup_iomux_uart();
217cf94a342SYe Li 
218cf94a342SYe Li 	return 0;
219cf94a342SYe Li }
220cf94a342SYe Li 
221cf94a342SYe Li #ifdef CONFIG_FSL_QSPI
222cf94a342SYe Li 
223cf94a342SYe Li #define QSPI_PAD_CTRL1	\
224cf94a342SYe Li 	(PAD_CTL_SRE_FAST | PAD_CTL_SPEED_HIGH | \
225cf94a342SYe Li 	 PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_40ohm)
226cf94a342SYe Li 
227cf94a342SYe Li static iomux_v3_cfg_t const quadspi_pads[] = {
228cf94a342SYe Li 	MX6_PAD_QSPI1A_SS0_B__QSPI1_A_SS0_B   | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
229cf94a342SYe Li 	MX6_PAD_QSPI1A_SCLK__QSPI1_A_SCLK     | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
230cf94a342SYe Li 	MX6_PAD_QSPI1A_DATA0__QSPI1_A_DATA_0  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
231cf94a342SYe Li 	MX6_PAD_QSPI1A_DATA1__QSPI1_A_DATA_1  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
232cf94a342SYe Li 	MX6_PAD_QSPI1A_DATA2__QSPI1_A_DATA_2  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
233cf94a342SYe Li 	MX6_PAD_QSPI1A_DATA3__QSPI1_A_DATA_3  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
234cf94a342SYe Li 	MX6_PAD_QSPI1B_SS0_B__QSPI1_B_SS0_B   | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
235cf94a342SYe Li 	MX6_PAD_QSPI1B_SCLK__QSPI1_B_SCLK     | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
236cf94a342SYe Li 	MX6_PAD_QSPI1B_DATA0__QSPI1_B_DATA_0  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
237cf94a342SYe Li 	MX6_PAD_QSPI1B_DATA1__QSPI1_B_DATA_1  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
238cf94a342SYe Li 	MX6_PAD_QSPI1B_DATA2__QSPI1_B_DATA_2  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
239cf94a342SYe Li 	MX6_PAD_QSPI1B_DATA3__QSPI1_B_DATA_3  | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
240cf94a342SYe Li };
241cf94a342SYe Li 
board_qspi_init(void)242cf94a342SYe Li int board_qspi_init(void)
243cf94a342SYe Li {
244cf94a342SYe Li 	/* Set the iomux */
245cf94a342SYe Li 	imx_iomux_v3_setup_multiple_pads(quadspi_pads,
246cf94a342SYe Li 					 ARRAY_SIZE(quadspi_pads));
247cf94a342SYe Li 
248cf94a342SYe Li 	/* Set the clock */
249cf94a342SYe Li 	enable_qspi_clk(0);
250cf94a342SYe Li 
251cf94a342SYe Li 	return 0;
252cf94a342SYe Li }
253cf94a342SYe Li #endif
254cf94a342SYe Li 
255cf94a342SYe Li #ifdef CONFIG_NAND_MXS
256cf94a342SYe Li iomux_v3_cfg_t gpmi_pads[] = {
257cf94a342SYe Li 	MX6_PAD_NAND_CLE__RAWNAND_CLE		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
258cf94a342SYe Li 	MX6_PAD_NAND_ALE__RAWNAND_ALE		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
259cf94a342SYe Li 	MX6_PAD_NAND_WP_B__RAWNAND_WP_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
260cf94a342SYe Li 	MX6_PAD_NAND_READY_B__RAWNAND_READY_B	| MUX_PAD_CTRL(GPMI_PAD_CTRL0),
261cf94a342SYe Li 	MX6_PAD_NAND_CE0_B__RAWNAND_CE0_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
262cf94a342SYe Li 	MX6_PAD_NAND_RE_B__RAWNAND_RE_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
263cf94a342SYe Li 	MX6_PAD_NAND_WE_B__RAWNAND_WE_B		| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
264cf94a342SYe Li 	MX6_PAD_NAND_DATA00__RAWNAND_DATA00	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
265cf94a342SYe Li 	MX6_PAD_NAND_DATA01__RAWNAND_DATA01	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
266cf94a342SYe Li 	MX6_PAD_NAND_DATA02__RAWNAND_DATA02	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
267cf94a342SYe Li 	MX6_PAD_NAND_DATA03__RAWNAND_DATA03	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
268cf94a342SYe Li 	MX6_PAD_NAND_DATA04__RAWNAND_DATA04	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
269cf94a342SYe Li 	MX6_PAD_NAND_DATA05__RAWNAND_DATA05	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
270cf94a342SYe Li 	MX6_PAD_NAND_DATA06__RAWNAND_DATA06	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
271cf94a342SYe Li 	MX6_PAD_NAND_DATA07__RAWNAND_DATA07	| MUX_PAD_CTRL(GPMI_PAD_CTRL2),
272cf94a342SYe Li };
273cf94a342SYe Li 
setup_gpmi_nand(void)274cf94a342SYe Li static void setup_gpmi_nand(void)
275cf94a342SYe Li {
276cf94a342SYe Li 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
277cf94a342SYe Li 
278cf94a342SYe Li 	/* config gpmi nand iomux */
279cf94a342SYe Li 	imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
280cf94a342SYe Li 
281cf94a342SYe Li 	setup_gpmi_io_clk((MXC_CCM_CS2CDR_QSPI2_CLK_PODF(0) |
282cf94a342SYe Li 			MXC_CCM_CS2CDR_QSPI2_CLK_PRED(3) |
283cf94a342SYe Li 			MXC_CCM_CS2CDR_QSPI2_CLK_SEL(3)));
284cf94a342SYe Li 
285cf94a342SYe Li 	/* enable apbh clock gating */
286cf94a342SYe Li 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
287cf94a342SYe Li }
288cf94a342SYe Li #endif
289cf94a342SYe Li 
board_init(void)290cf94a342SYe Li int board_init(void)
291cf94a342SYe Li {
292e389033fSPeng Fan 	struct gpio_desc desc;
293e389033fSPeng Fan 	int ret;
294e389033fSPeng Fan 
295cf94a342SYe Li 	/* Address of boot parameters */
296cf94a342SYe Li 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
297cf94a342SYe Li 
298e389033fSPeng Fan 	ret = dm_gpio_lookup_name("gpio@30_4", &desc);
299e389033fSPeng Fan 	if (ret)
300e389033fSPeng Fan 		return ret;
301cf94a342SYe Li 
302e389033fSPeng Fan 	ret = dm_gpio_request(&desc, "cpu_per_rst_b");
303e389033fSPeng Fan 	if (ret)
304e389033fSPeng Fan 		return ret;
305cf94a342SYe Li 	/* Reset CPU_PER_RST_B signal for enet phy and PCIE */
306e389033fSPeng Fan 	dm_gpio_set_dir_flags(&desc, GPIOD_IS_OUT);
307cf94a342SYe Li 	udelay(500);
308e389033fSPeng Fan 	dm_gpio_set_value(&desc, 1);
309cf94a342SYe Li 
310e389033fSPeng Fan 	ret = dm_gpio_lookup_name("gpio@32_2", &desc);
311e389033fSPeng Fan 	if (ret)
312e389033fSPeng Fan 		return ret;
313e389033fSPeng Fan 
314e389033fSPeng Fan 	ret = dm_gpio_request(&desc, "steer_enet");
315e389033fSPeng Fan 	if (ret)
316e389033fSPeng Fan 		return ret;
317e389033fSPeng Fan 
318e389033fSPeng Fan 	dm_gpio_set_dir_flags(&desc, GPIOD_IS_OUT);
319e389033fSPeng Fan 	udelay(500);
320cf94a342SYe Li 	/* Set steering signal to L for selecting B0 */
321e389033fSPeng Fan 	dm_gpio_set_value(&desc, 0);
322cf94a342SYe Li 
323cf94a342SYe Li #ifdef CONFIG_USB_EHCI_MX6
324cf94a342SYe Li 	setup_usb();
325cf94a342SYe Li #endif
326cf94a342SYe Li 
327cf94a342SYe Li #ifdef CONFIG_FSL_QSPI
328cf94a342SYe Li 	board_qspi_init();
329cf94a342SYe Li #endif
330cf94a342SYe Li 
331cf94a342SYe Li #ifdef CONFIG_NAND_MXS
332cf94a342SYe Li 	setup_gpmi_nand();
333cf94a342SYe Li #endif
334cf94a342SYe Li 
335cf94a342SYe Li 	return 0;
336cf94a342SYe Li }
337cf94a342SYe Li 
338cf94a342SYe Li #ifdef CONFIG_CMD_BMODE
339cf94a342SYe Li static const struct boot_mode board_boot_modes[] = {
340cf94a342SYe Li 	{"sda", MAKE_CFGVAL(0x42, 0x30, 0x00, 0x00)},
341cf94a342SYe Li 	{"sdb", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
342cf94a342SYe Li 	{"qspi1", MAKE_CFGVAL(0x10, 0x00, 0x00, 0x00)},
343cf94a342SYe Li 	{"nand", MAKE_CFGVAL(0x82, 0x00, 0x00, 0x00)},
344cf94a342SYe Li 	{NULL,	 0},
345cf94a342SYe Li };
346cf94a342SYe Li #endif
347cf94a342SYe Li 
board_late_init(void)348cf94a342SYe Li int board_late_init(void)
349cf94a342SYe Li {
350cf94a342SYe Li #ifdef CONFIG_CMD_BMODE
351cf94a342SYe Li 	add_board_boot_modes(board_boot_modes);
352cf94a342SYe Li #endif
353cf94a342SYe Li 
354cf94a342SYe Li 	return 0;
355cf94a342SYe Li }
356cf94a342SYe Li 
checkboard(void)357cf94a342SYe Li int checkboard(void)
358cf94a342SYe Li {
359cf94a342SYe Li 	puts("Board: MX6SX SABRE AUTO\n");
360cf94a342SYe Li 
361cf94a342SYe Li 	return 0;
362cf94a342SYe Li }
363