157ca432fSFabio Estevam /*
257ca432fSFabio Estevam * Copyright (C) 2013 Freescale Semiconductor, Inc.
357ca432fSFabio Estevam *
457ca432fSFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com>
557ca432fSFabio Estevam *
61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
757ca432fSFabio Estevam */
857ca432fSFabio Estevam
957ca432fSFabio Estevam #include <asm/arch/clock.h>
1057ca432fSFabio Estevam #include <asm/arch/iomux.h>
11e7d3b21bSPeng Fan #include <asm/arch/crm_regs.h>
1257ca432fSFabio Estevam #include <asm/arch/imx-regs.h>
13e7d3b21bSPeng Fan #include <asm/arch/mx6-ddr.h>
1457ca432fSFabio Estevam #include <asm/arch/mx6-pins.h>
1557ca432fSFabio Estevam #include <asm/arch/sys_proto.h>
1657ca432fSFabio Estevam #include <asm/gpio.h>
17552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
18552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
19552a848eSStefano Babic #include <asm/mach-imx/spi.h>
2057ca432fSFabio Estevam #include <asm/io.h>
211ace4022SAlexey Brodkin #include <linux/sizes.h>
2257ca432fSFabio Estevam #include <common.h>
2357ca432fSFabio Estevam #include <fsl_esdhc.h>
24af38bf6bSPeng Fan #include <i2c.h>
2557ca432fSFabio Estevam #include <mmc.h>
2631f07964SFabio Estevam #include <netdev.h>
27af38bf6bSPeng Fan #include <power/pmic.h>
28af38bf6bSPeng Fan #include <power/pfuze100_pmic.h>
29af38bf6bSPeng Fan #include "../common/pfuze.h"
303b9c1a5dSPeng Fan #include <usb.h>
31e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
3257ca432fSFabio Estevam
3357ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
3457ca432fSFabio Estevam
357e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
367e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
377e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
3857ca432fSFabio Estevam
397e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
407e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
417e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
4257ca432fSFabio Estevam
4331f07964SFabio Estevam #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
4431f07964SFabio Estevam PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
4531f07964SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
4631f07964SFabio Estevam
47694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
48694c3bc1SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
49694c3bc1SFabio Estevam
5016edd347SFabio Estevam #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
5116edd347SFabio Estevam PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
5216edd347SFabio Estevam PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
5316edd347SFabio Estevam PAD_CTL_SRE_FAST)
5416edd347SFabio Estevam
55ae765f3aSFabio Estevam #define ETH_PHY_POWER IMX_GPIO_NR(4, 21)
5631f07964SFabio Estevam
dram_init(void)5757ca432fSFabio Estevam int dram_init(void)
5857ca432fSFabio Estevam {
598259e9c9SVanessa Maegima gd->ram_size = imx_ddr_size();
6057ca432fSFabio Estevam
6157ca432fSFabio Estevam return 0;
6257ca432fSFabio Estevam }
6357ca432fSFabio Estevam
6457ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
6557ca432fSFabio Estevam MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6657ca432fSFabio Estevam MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6757ca432fSFabio Estevam };
6857ca432fSFabio Estevam
6961ebeb99STom Rini #ifdef CONFIG_SPL_BUILD
7036255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = {
7136255d67SYe.Li /* 8 bit SD */
7236255d67SYe.Li MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7336255d67SYe.Li MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7436255d67SYe.Li MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7536255d67SYe.Li MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7636255d67SYe.Li MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7736255d67SYe.Li MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7836255d67SYe.Li MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7936255d67SYe.Li MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8036255d67SYe.Li MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8136255d67SYe.Li MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8236255d67SYe.Li
8336255d67SYe.Li /*CD pin*/
8436255d67SYe.Li MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
8536255d67SYe.Li };
8636255d67SYe.Li
8757ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
8857ca432fSFabio Estevam MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8957ca432fSFabio Estevam MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9057ca432fSFabio Estevam MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9157ca432fSFabio Estevam MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9257ca432fSFabio Estevam MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9357ca432fSFabio Estevam MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9436255d67SYe.Li
9536255d67SYe.Li /*CD pin*/
9636255d67SYe.Li MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
9736255d67SYe.Li };
9836255d67SYe.Li
9936255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = {
10036255d67SYe.Li MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10136255d67SYe.Li MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10236255d67SYe.Li MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10336255d67SYe.Li MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10436255d67SYe.Li MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10536255d67SYe.Li MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10636255d67SYe.Li
10736255d67SYe.Li /*CD pin*/
10836255d67SYe.Li MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
10957ca432fSFabio Estevam };
11061ebeb99STom Rini #endif
11157ca432fSFabio Estevam
11231f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = {
11331f07964SFabio Estevam MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
11431f07964SFabio Estevam MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
11531f07964SFabio Estevam MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
11631f07964SFabio Estevam MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11731f07964SFabio Estevam MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11831f07964SFabio Estevam MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
11931f07964SFabio Estevam MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12031f07964SFabio Estevam MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12131f07964SFabio Estevam MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
12231f07964SFabio Estevam MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
12331f07964SFabio Estevam MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
12431f07964SFabio Estevam };
12531f07964SFabio Estevam
126694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
127694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = {
128694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
129694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
130694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
131694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
132694c3bc1SFabio Estevam };
133694c3bc1SFabio Estevam
board_spi_cs_gpio(unsigned bus,unsigned cs)134155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
135155fa9afSNikita Kiryanov {
136155fa9afSNikita Kiryanov return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
137155fa9afSNikita Kiryanov }
138155fa9afSNikita Kiryanov
setup_spi(void)139694c3bc1SFabio Estevam static void setup_spi(void)
140694c3bc1SFabio Estevam {
141694c3bc1SFabio Estevam imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
142694c3bc1SFabio Estevam }
143694c3bc1SFabio Estevam #endif
144694c3bc1SFabio Estevam
setup_iomux_uart(void)14557ca432fSFabio Estevam static void setup_iomux_uart(void)
14657ca432fSFabio Estevam {
14757ca432fSFabio Estevam imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
14857ca432fSFabio Estevam }
14957ca432fSFabio Estevam
setup_iomux_fec(void)15031f07964SFabio Estevam static void setup_iomux_fec(void)
15131f07964SFabio Estevam {
15231f07964SFabio Estevam imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
15331f07964SFabio Estevam
154ae765f3aSFabio Estevam /* Power up LAN8720 PHY */
155001cdbbbSPeng Fan gpio_request(ETH_PHY_POWER, "eth_pwr");
156ae765f3aSFabio Estevam gpio_direction_output(ETH_PHY_POWER , 1);
157ae765f3aSFabio Estevam udelay(15000);
15831f07964SFabio Estevam }
15931f07964SFabio Estevam
board_mmc_get_env_dev(int devno)160fb0d0428SPeng Fan int board_mmc_get_env_dev(int devno)
161fb0d0428SPeng Fan {
162fb0d0428SPeng Fan return devno;
163fb0d0428SPeng Fan }
164fb0d0428SPeng Fan
165001cdbbbSPeng Fan #ifdef CONFIG_DM_PMIC_PFUZE100
power_init_board(void)166af38bf6bSPeng Fan int power_init_board(void)
167af38bf6bSPeng Fan {
168001cdbbbSPeng Fan struct udevice *dev;
169001cdbbbSPeng Fan int ret;
170001cdbbbSPeng Fan u32 dev_id, rev_id, i;
171001cdbbbSPeng Fan u32 switch_num = 6;
172001cdbbbSPeng Fan u32 offset = PFUZE100_SW1CMODE;
173af38bf6bSPeng Fan
174001cdbbbSPeng Fan ret = pmic_get("pfuze100", &dev);
175001cdbbbSPeng Fan if (ret == -ENODEV)
176001cdbbbSPeng Fan return 0;
177af38bf6bSPeng Fan
178001cdbbbSPeng Fan if (ret != 0)
179001cdbbbSPeng Fan return ret;
180001cdbbbSPeng Fan
181001cdbbbSPeng Fan dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
182001cdbbbSPeng Fan rev_id = pmic_reg_read(dev, PFUZE100_REVID);
183001cdbbbSPeng Fan printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
184001cdbbbSPeng Fan
185001cdbbbSPeng Fan /* set SW1AB staby volatage 0.975V */
186001cdbbbSPeng Fan pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
187001cdbbbSPeng Fan
188001cdbbbSPeng Fan /* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
189001cdbbbSPeng Fan pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
190001cdbbbSPeng Fan
191001cdbbbSPeng Fan /* set SW1C staby volatage 0.975V */
192001cdbbbSPeng Fan pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
193001cdbbbSPeng Fan
194001cdbbbSPeng Fan /* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
195001cdbbbSPeng Fan pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
196001cdbbbSPeng Fan
197001cdbbbSPeng Fan /* Init mode to APS_PFM */
198001cdbbbSPeng Fan pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
199001cdbbbSPeng Fan
200001cdbbbSPeng Fan for (i = 0; i < switch_num - 1; i++)
201001cdbbbSPeng Fan pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
202001cdbbbSPeng Fan
203001cdbbbSPeng Fan return 0;
204af38bf6bSPeng Fan }
205af38bf6bSPeng Fan #endif
206af38bf6bSPeng Fan
20731f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
board_eth_init(bd_t * bis)20831f07964SFabio Estevam int board_eth_init(bd_t *bis)
20931f07964SFabio Estevam {
21031f07964SFabio Estevam setup_iomux_fec();
21131f07964SFabio Estevam
21212c20c0cSFabio Estevam return cpu_eth_init(bis);
21331f07964SFabio Estevam }
21431f07964SFabio Estevam
setup_fec(void)21531f07964SFabio Estevam static int setup_fec(void)
21631f07964SFabio Estevam {
2170a11d6f2SFabio Estevam struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
21831f07964SFabio Estevam
21931f07964SFabio Estevam /* clear gpr1[14], gpr1[18:17] to select anatop clock */
22031f07964SFabio Estevam clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
22131f07964SFabio Estevam
2226d97dc10SPeng Fan return enable_fec_anatop_clock(0, ENET_50MHZ);
22331f07964SFabio Estevam }
22431f07964SFabio Estevam #endif
22531f07964SFabio Estevam
2263b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
2273b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET 0x800
2283b9c1a5dSPeng Fan #define UCTRL_PWR_POL (1 << 9)
2293b9c1a5dSPeng Fan
2303b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
2313b9c1a5dSPeng Fan /* OTG1 */
2323b9c1a5dSPeng Fan MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
23316edd347SFabio Estevam MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
2343b9c1a5dSPeng Fan /* OTG2 */
2353b9c1a5dSPeng Fan MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
2363b9c1a5dSPeng Fan };
2373b9c1a5dSPeng Fan
setup_usb(void)2383b9c1a5dSPeng Fan static void setup_usb(void)
2393b9c1a5dSPeng Fan {
2403b9c1a5dSPeng Fan imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
2413b9c1a5dSPeng Fan ARRAY_SIZE(usb_otg_pads));
2423b9c1a5dSPeng Fan }
2433b9c1a5dSPeng Fan
board_usb_phy_mode(int port)2443b9c1a5dSPeng Fan int board_usb_phy_mode(int port)
2453b9c1a5dSPeng Fan {
2463b9c1a5dSPeng Fan if (port == 1)
2473b9c1a5dSPeng Fan return USB_INIT_HOST;
2483b9c1a5dSPeng Fan else
2493b9c1a5dSPeng Fan return usb_phy_mode(port);
2503b9c1a5dSPeng Fan }
2513b9c1a5dSPeng Fan
board_ehci_hcd_init(int port)2523b9c1a5dSPeng Fan int board_ehci_hcd_init(int port)
2533b9c1a5dSPeng Fan {
2543b9c1a5dSPeng Fan u32 *usbnc_usb_ctrl;
2553b9c1a5dSPeng Fan
2563b9c1a5dSPeng Fan if (port > 1)
2573b9c1a5dSPeng Fan return -EINVAL;
2583b9c1a5dSPeng Fan
2593b9c1a5dSPeng Fan usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
2603b9c1a5dSPeng Fan port * 4);
2613b9c1a5dSPeng Fan
2623b9c1a5dSPeng Fan /* Set Power polarity */
2633b9c1a5dSPeng Fan setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
2643b9c1a5dSPeng Fan
2653b9c1a5dSPeng Fan return 0;
2663b9c1a5dSPeng Fan }
2673b9c1a5dSPeng Fan #endif
26831f07964SFabio Estevam
board_early_init_f(void)26957ca432fSFabio Estevam int board_early_init_f(void)
27057ca432fSFabio Estevam {
27157ca432fSFabio Estevam setup_iomux_uart();
272001cdbbbSPeng Fan
27357ca432fSFabio Estevam return 0;
27457ca432fSFabio Estevam }
27557ca432fSFabio Estevam
board_init(void)27657ca432fSFabio Estevam int board_init(void)
27757ca432fSFabio Estevam {
27857ca432fSFabio Estevam /* address of boot parameters */
27957ca432fSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
28057ca432fSFabio Estevam
281001cdbbbSPeng Fan #ifdef CONFIG_MXC_SPI
282001cdbbbSPeng Fan gpio_request(IMX_GPIO_NR(4, 11), "spi_cs");
283001cdbbbSPeng Fan setup_spi();
284af38bf6bSPeng Fan #endif
285af38bf6bSPeng Fan
28631f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
28731f07964SFabio Estevam setup_fec();
28831f07964SFabio Estevam #endif
2893b9c1a5dSPeng Fan
2903b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
2913b9c1a5dSPeng Fan setup_usb();
2923b9c1a5dSPeng Fan #endif
2933b9c1a5dSPeng Fan
29457ca432fSFabio Estevam return 0;
29557ca432fSFabio Estevam }
29657ca432fSFabio Estevam
checkboard(void)29757ca432fSFabio Estevam int checkboard(void)
29857ca432fSFabio Estevam {
29957ca432fSFabio Estevam puts("Board: MX6SLEVK\n");
30057ca432fSFabio Estevam
30157ca432fSFabio Estevam return 0;
30257ca432fSFabio Estevam }
303e7d3b21bSPeng Fan
304e7d3b21bSPeng Fan #ifdef CONFIG_SPL_BUILD
305e7d3b21bSPeng Fan #include <spl.h>
306*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
307e7d3b21bSPeng Fan
308001cdbbbSPeng Fan #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
309001cdbbbSPeng Fan #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
310001cdbbbSPeng Fan #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
311001cdbbbSPeng Fan
312001cdbbbSPeng Fan static struct fsl_esdhc_cfg usdhc_cfg[3] = {
313001cdbbbSPeng Fan {USDHC1_BASE_ADDR},
314001cdbbbSPeng Fan {USDHC2_BASE_ADDR, 0, 4},
315001cdbbbSPeng Fan {USDHC3_BASE_ADDR, 0, 4},
316001cdbbbSPeng Fan };
317001cdbbbSPeng Fan
board_mmc_getcd(struct mmc * mmc)318001cdbbbSPeng Fan int board_mmc_getcd(struct mmc *mmc)
319001cdbbbSPeng Fan {
320001cdbbbSPeng Fan struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
321001cdbbbSPeng Fan int ret = 0;
322001cdbbbSPeng Fan
323001cdbbbSPeng Fan switch (cfg->esdhc_base) {
324001cdbbbSPeng Fan case USDHC1_BASE_ADDR:
325001cdbbbSPeng Fan ret = !gpio_get_value(USDHC1_CD_GPIO);
326001cdbbbSPeng Fan break;
327001cdbbbSPeng Fan case USDHC2_BASE_ADDR:
328001cdbbbSPeng Fan ret = !gpio_get_value(USDHC2_CD_GPIO);
329001cdbbbSPeng Fan break;
330001cdbbbSPeng Fan case USDHC3_BASE_ADDR:
331001cdbbbSPeng Fan ret = !gpio_get_value(USDHC3_CD_GPIO);
332001cdbbbSPeng Fan break;
333001cdbbbSPeng Fan }
334001cdbbbSPeng Fan
335001cdbbbSPeng Fan return ret;
336001cdbbbSPeng Fan }
337001cdbbbSPeng Fan
board_mmc_init(bd_t * bis)338001cdbbbSPeng Fan int board_mmc_init(bd_t *bis)
339001cdbbbSPeng Fan {
340001cdbbbSPeng Fan struct src *src_regs = (struct src *)SRC_BASE_ADDR;
341001cdbbbSPeng Fan u32 val;
342001cdbbbSPeng Fan u32 port;
343001cdbbbSPeng Fan
344001cdbbbSPeng Fan val = readl(&src_regs->sbmr1);
345001cdbbbSPeng Fan
346001cdbbbSPeng Fan /* Boot from USDHC */
347001cdbbbSPeng Fan port = (val >> 11) & 0x3;
348001cdbbbSPeng Fan switch (port) {
349001cdbbbSPeng Fan case 0:
350001cdbbbSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
351001cdbbbSPeng Fan ARRAY_SIZE(usdhc1_pads));
352001cdbbbSPeng Fan gpio_direction_input(USDHC1_CD_GPIO);
353001cdbbbSPeng Fan usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
354001cdbbbSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
355001cdbbbSPeng Fan break;
356001cdbbbSPeng Fan case 1:
357001cdbbbSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
358001cdbbbSPeng Fan ARRAY_SIZE(usdhc2_pads));
359001cdbbbSPeng Fan gpio_direction_input(USDHC2_CD_GPIO);
360001cdbbbSPeng Fan usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
361001cdbbbSPeng Fan usdhc_cfg[0].max_bus_width = 4;
362001cdbbbSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
363001cdbbbSPeng Fan break;
364001cdbbbSPeng Fan case 2:
365001cdbbbSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
366001cdbbbSPeng Fan ARRAY_SIZE(usdhc3_pads));
367001cdbbbSPeng Fan gpio_direction_input(USDHC3_CD_GPIO);
368001cdbbbSPeng Fan usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
369001cdbbbSPeng Fan usdhc_cfg[0].max_bus_width = 4;
370001cdbbbSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
371001cdbbbSPeng Fan break;
372001cdbbbSPeng Fan }
373001cdbbbSPeng Fan
374001cdbbbSPeng Fan gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
375001cdbbbSPeng Fan return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
376001cdbbbSPeng Fan }
377001cdbbbSPeng Fan
378e7d3b21bSPeng Fan const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
379e7d3b21bSPeng Fan .dram_sdqs0 = 0x00003030,
380e7d3b21bSPeng Fan .dram_sdqs1 = 0x00003030,
381e7d3b21bSPeng Fan .dram_sdqs2 = 0x00003030,
382e7d3b21bSPeng Fan .dram_sdqs3 = 0x00003030,
383e7d3b21bSPeng Fan .dram_dqm0 = 0x00000030,
384e7d3b21bSPeng Fan .dram_dqm1 = 0x00000030,
385e7d3b21bSPeng Fan .dram_dqm2 = 0x00000030,
386e7d3b21bSPeng Fan .dram_dqm3 = 0x00000030,
387e7d3b21bSPeng Fan .dram_cas = 0x00000030,
388e7d3b21bSPeng Fan .dram_ras = 0x00000030,
389e7d3b21bSPeng Fan .dram_sdclk_0 = 0x00000028,
390e7d3b21bSPeng Fan .dram_reset = 0x00000030,
391e7d3b21bSPeng Fan .dram_sdba2 = 0x00000000,
392e7d3b21bSPeng Fan .dram_odt0 = 0x00000008,
393e7d3b21bSPeng Fan .dram_odt1 = 0x00000008,
394e7d3b21bSPeng Fan };
395e7d3b21bSPeng Fan
396e7d3b21bSPeng Fan const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
397e7d3b21bSPeng Fan .grp_b0ds = 0x00000030,
398e7d3b21bSPeng Fan .grp_b1ds = 0x00000030,
399e7d3b21bSPeng Fan .grp_b2ds = 0x00000030,
400e7d3b21bSPeng Fan .grp_b3ds = 0x00000030,
401e7d3b21bSPeng Fan .grp_addds = 0x00000030,
402e7d3b21bSPeng Fan .grp_ctlds = 0x00000030,
403e7d3b21bSPeng Fan .grp_ddrmode_ctl = 0x00020000,
404e7d3b21bSPeng Fan .grp_ddrpke = 0x00000000,
405e7d3b21bSPeng Fan .grp_ddrmode = 0x00020000,
406e7d3b21bSPeng Fan .grp_ddr_type = 0x00080000,
407e7d3b21bSPeng Fan };
408e7d3b21bSPeng Fan
409e7d3b21bSPeng Fan const struct mx6_mmdc_calibration mx6_mmcd_calib = {
410e7d3b21bSPeng Fan .p0_mpdgctrl0 = 0x20000000,
411e7d3b21bSPeng Fan .p0_mpdgctrl1 = 0x00000000,
412e7d3b21bSPeng Fan .p0_mprddlctl = 0x4241444a,
413e7d3b21bSPeng Fan .p0_mpwrdlctl = 0x3030312b,
414e7d3b21bSPeng Fan .mpzqlp2ctl = 0x1b4700c7,
415e7d3b21bSPeng Fan };
416e7d3b21bSPeng Fan
417e7d3b21bSPeng Fan static struct mx6_lpddr2_cfg mem_ddr = {
418e7d3b21bSPeng Fan .mem_speed = 800,
419e7d3b21bSPeng Fan .density = 4,
420e7d3b21bSPeng Fan .width = 32,
421e7d3b21bSPeng Fan .banks = 8,
422e7d3b21bSPeng Fan .rowaddr = 14,
423e7d3b21bSPeng Fan .coladdr = 10,
424e7d3b21bSPeng Fan .trcd_lp = 2000,
425e7d3b21bSPeng Fan .trppb_lp = 2000,
426e7d3b21bSPeng Fan .trpab_lp = 2250,
427e7d3b21bSPeng Fan .trasmin = 4200,
428e7d3b21bSPeng Fan };
429e7d3b21bSPeng Fan
ccgr_init(void)430e7d3b21bSPeng Fan static void ccgr_init(void)
431e7d3b21bSPeng Fan {
432e7d3b21bSPeng Fan struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
433e7d3b21bSPeng Fan
434e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR0);
435e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR1);
436e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR2);
437e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR3);
438e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR4);
439e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR5);
440e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR6);
441e7d3b21bSPeng Fan
442e7d3b21bSPeng Fan writel(0x00260324, &ccm->cbcmr);
443e7d3b21bSPeng Fan }
444e7d3b21bSPeng Fan
spl_dram_init(void)445e7d3b21bSPeng Fan static void spl_dram_init(void)
446e7d3b21bSPeng Fan {
447e7d3b21bSPeng Fan struct mx6_ddr_sysinfo sysinfo = {
448e7d3b21bSPeng Fan .dsize = mem_ddr.width / 32,
449e7d3b21bSPeng Fan .cs_density = 20,
450e7d3b21bSPeng Fan .ncs = 2,
451e7d3b21bSPeng Fan .cs1_mirror = 0,
452e7d3b21bSPeng Fan .walat = 0,
453e7d3b21bSPeng Fan .ralat = 2,
454e7d3b21bSPeng Fan .mif3_mode = 3,
455e7d3b21bSPeng Fan .bi_on = 1,
456e7d3b21bSPeng Fan .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */
457e7d3b21bSPeng Fan .rtt_nom = 0,
458e7d3b21bSPeng Fan .sde_to_rst = 0, /* LPDDR2 does not need this field */
459e7d3b21bSPeng Fan .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
460e7d3b21bSPeng Fan .ddr_type = DDR_TYPE_LPDDR2,
461edf00937SFabio Estevam .refsel = 0, /* Refresh cycles at 64KHz */
462edf00937SFabio Estevam .refr = 3, /* 4 refresh commands per refresh cycle */
463e7d3b21bSPeng Fan };
464e7d3b21bSPeng Fan mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
465e7d3b21bSPeng Fan mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
466e7d3b21bSPeng Fan }
467e7d3b21bSPeng Fan
board_init_f(ulong dummy)468e7d3b21bSPeng Fan void board_init_f(ulong dummy)
469e7d3b21bSPeng Fan {
470e7d3b21bSPeng Fan /* setup AIPS and disable watchdog */
471e7d3b21bSPeng Fan arch_cpu_init();
472e7d3b21bSPeng Fan
473e7d3b21bSPeng Fan ccgr_init();
474e7d3b21bSPeng Fan
475e7d3b21bSPeng Fan /* iomux and setup of i2c */
476e7d3b21bSPeng Fan board_early_init_f();
477e7d3b21bSPeng Fan
478e7d3b21bSPeng Fan /* setup GP timer */
479e7d3b21bSPeng Fan timer_init();
480e7d3b21bSPeng Fan
481e7d3b21bSPeng Fan /* UART clocks enabled and gd valid - init serial console */
482e7d3b21bSPeng Fan preloader_console_init();
483e7d3b21bSPeng Fan
484e7d3b21bSPeng Fan /* DDR initialization */
485e7d3b21bSPeng Fan spl_dram_init();
486e7d3b21bSPeng Fan
487e7d3b21bSPeng Fan /* Clear the BSS. */
488e7d3b21bSPeng Fan memset(__bss_start, 0, __bss_end - __bss_start);
489e7d3b21bSPeng Fan
490e7d3b21bSPeng Fan /* load/boot image from boot device */
491e7d3b21bSPeng Fan board_init_r(NULL, 0);
492e7d3b21bSPeng Fan }
493e7d3b21bSPeng Fan #endif
494