xref: /rk3399_rockchip-uboot/board/freescale/mx6sabresd/mx6sabresd.c (revision 952fdc4e83f44691908aa892c9ff476dbc9371f8)
1c1747970SPierre Aubert /*
2c1747970SPierre Aubert  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3c1747970SPierre Aubert  *
4c1747970SPierre Aubert  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5c1747970SPierre Aubert  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c1747970SPierre Aubert  */
8c1747970SPierre Aubert 
9c1747970SPierre Aubert #include <asm/arch/clock.h>
10c1747970SPierre Aubert #include <asm/arch/imx-regs.h>
11c1747970SPierre Aubert #include <asm/arch/iomux.h>
12c1747970SPierre Aubert #include <asm/arch/mx6-pins.h>
13c1747970SPierre Aubert #include <asm/errno.h>
14c1747970SPierre Aubert #include <asm/gpio.h>
1566ca09fcSFabio Estevam #include <asm/imx-common/mxc_i2c.h>
16c1747970SPierre Aubert #include <asm/imx-common/iomux-v3.h>
17c1747970SPierre Aubert #include <asm/imx-common/boot_mode.h>
18053b795eSEric Benard #include <asm/imx-common/video.h>
19c1747970SPierre Aubert #include <mmc.h>
20c1747970SPierre Aubert #include <fsl_esdhc.h>
21c1747970SPierre Aubert #include <miiphy.h>
22c1747970SPierre Aubert #include <netdev.h>
2358cc9787SPardeep Kumar Singla #include <asm/arch/mxc_hdmi.h>
2458cc9787SPardeep Kumar Singla #include <asm/arch/crm_regs.h>
2558cc9787SPardeep Kumar Singla #include <asm/io.h>
2658cc9787SPardeep Kumar Singla #include <asm/arch/sys_proto.h>
2766ca09fcSFabio Estevam #include <i2c.h>
2866ca09fcSFabio Estevam #include <power/pmic.h>
2966ca09fcSFabio Estevam #include <power/pfuze100_pmic.h>
3075f2ba42SJohn Tobias #include <asm/arch/mx6-ddr.h>
3175f2ba42SJohn Tobias 
32c1747970SPierre Aubert DECLARE_GLOBAL_DATA_PTR;
33c1747970SPierre Aubert 
3475f2ba42SJohn Tobias #define BOOT_CFG	0x020D8004
3575f2ba42SJohn Tobias 
36c1747970SPierre Aubert #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
37c1747970SPierre Aubert 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
38c1747970SPierre Aubert 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
39c1747970SPierre Aubert 
40c1747970SPierre Aubert #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
41c1747970SPierre Aubert 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
42c1747970SPierre Aubert 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
43c1747970SPierre Aubert 
44c1747970SPierre Aubert #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
45c1747970SPierre Aubert 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46c1747970SPierre Aubert 
478bfa9c69SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
488bfa9c69SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
498bfa9c69SFabio Estevam 
5066ca09fcSFabio Estevam #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
5166ca09fcSFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
5266ca09fcSFabio Estevam 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
5366ca09fcSFabio Estevam 
5466ca09fcSFabio Estevam #define I2C_PMIC	1
5566ca09fcSFabio Estevam 
5666ca09fcSFabio Estevam #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
5766ca09fcSFabio Estevam 
58ca9d817aSFabio Estevam #define DISP0_PWR_EN	IMX_GPIO_NR(1, 21)
59ca9d817aSFabio Estevam 
60c1747970SPierre Aubert int dram_init(void)
61c1747970SPierre Aubert {
6275f2ba42SJohn Tobias 	gd->ram_size = imx_ddr_size();
63c1747970SPierre Aubert 	return 0;
64c1747970SPierre Aubert }
65c1747970SPierre Aubert 
66c1747970SPierre Aubert iomux_v3_cfg_t const uart1_pads[] = {
6710fda487SEric Nelson 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
6810fda487SEric Nelson 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
69c1747970SPierre Aubert };
70c1747970SPierre Aubert 
71c1747970SPierre Aubert iomux_v3_cfg_t const enet_pads[] = {
72c1747970SPierre Aubert 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
73c1747970SPierre Aubert 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
7410fda487SEric Nelson 	MX6_PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7510fda487SEric Nelson 	MX6_PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7610fda487SEric Nelson 	MX6_PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7710fda487SEric Nelson 	MX6_PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7810fda487SEric Nelson 	MX6_PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
79c1747970SPierre Aubert 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
80c1747970SPierre Aubert 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8110fda487SEric Nelson 	MX6_PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8210fda487SEric Nelson 	MX6_PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8310fda487SEric Nelson 	MX6_PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8410fda487SEric Nelson 	MX6_PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8510fda487SEric Nelson 	MX6_PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
86c1747970SPierre Aubert 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
87c1747970SPierre Aubert 	/* AR8031 PHY Reset */
8810fda487SEric Nelson 	MX6_PAD_ENET_CRS_DV__GPIO1_IO25		| MUX_PAD_CTRL(NO_PAD_CTRL),
89c1747970SPierre Aubert };
90c1747970SPierre Aubert 
91c1747970SPierre Aubert static void setup_iomux_enet(void)
92c1747970SPierre Aubert {
93c1747970SPierre Aubert 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
94c1747970SPierre Aubert 
95c1747970SPierre Aubert 	/* Reset AR8031 PHY */
96c1747970SPierre Aubert 	gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
97c1747970SPierre Aubert 	udelay(500);
98c1747970SPierre Aubert 	gpio_set_value(IMX_GPIO_NR(1, 25), 1);
99c1747970SPierre Aubert }
100c1747970SPierre Aubert 
101c1747970SPierre Aubert iomux_v3_cfg_t const usdhc2_pads[] = {
10210fda487SEric Nelson 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10310fda487SEric Nelson 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10410fda487SEric Nelson 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10510fda487SEric Nelson 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10610fda487SEric Nelson 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10710fda487SEric Nelson 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10810fda487SEric Nelson 	MX6_PAD_NANDF_D4__SD2_DATA4	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10910fda487SEric Nelson 	MX6_PAD_NANDF_D5__SD2_DATA5	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11010fda487SEric Nelson 	MX6_PAD_NANDF_D6__SD2_DATA6	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11110fda487SEric Nelson 	MX6_PAD_NANDF_D7__SD2_DATA7	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11210fda487SEric Nelson 	MX6_PAD_NANDF_D2__GPIO2_IO02	| MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
113c1747970SPierre Aubert };
114c1747970SPierre Aubert 
115c1747970SPierre Aubert iomux_v3_cfg_t const usdhc3_pads[] = {
11610fda487SEric Nelson 	MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11710fda487SEric Nelson 	MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11810fda487SEric Nelson 	MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11910fda487SEric Nelson 	MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12010fda487SEric Nelson 	MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12110fda487SEric Nelson 	MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12210fda487SEric Nelson 	MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12310fda487SEric Nelson 	MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12410fda487SEric Nelson 	MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12510fda487SEric Nelson 	MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12610fda487SEric Nelson 	MX6_PAD_NANDF_D0__GPIO2_IO00    | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
127c1747970SPierre Aubert };
128c1747970SPierre Aubert 
129c1747970SPierre Aubert iomux_v3_cfg_t const usdhc4_pads[] = {
13010fda487SEric Nelson 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13110fda487SEric Nelson 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13210fda487SEric Nelson 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13310fda487SEric Nelson 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13410fda487SEric Nelson 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13510fda487SEric Nelson 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13610fda487SEric Nelson 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13710fda487SEric Nelson 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13810fda487SEric Nelson 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13910fda487SEric Nelson 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140c1747970SPierre Aubert };
141c1747970SPierre Aubert 
1428bfa9c69SFabio Estevam iomux_v3_cfg_t const ecspi1_pads[] = {
1438bfa9c69SFabio Estevam 	MX6_PAD_KEY_COL0__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1448bfa9c69SFabio Estevam 	MX6_PAD_KEY_COL1__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1458bfa9c69SFabio Estevam 	MX6_PAD_KEY_ROW0__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1468bfa9c69SFabio Estevam 	MX6_PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
1478bfa9c69SFabio Estevam };
1488bfa9c69SFabio Estevam 
149ca9d817aSFabio Estevam static iomux_v3_cfg_t const rgb_pads[] = {
150ca9d817aSFabio Estevam 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(NO_PAD_CTRL),
151ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15 | MUX_PAD_CTRL(NO_PAD_CTRL),
152ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02 | MUX_PAD_CTRL(NO_PAD_CTRL),
153ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03 | MUX_PAD_CTRL(NO_PAD_CTRL),
154ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(NO_PAD_CTRL),
155ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
156ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
157ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
158ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
159ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
160ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
161ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
162ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
163ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 | MUX_PAD_CTRL(NO_PAD_CTRL),
164ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 | MUX_PAD_CTRL(NO_PAD_CTRL),
165ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 | MUX_PAD_CTRL(NO_PAD_CTRL),
166ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 | MUX_PAD_CTRL(NO_PAD_CTRL),
167ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 | MUX_PAD_CTRL(NO_PAD_CTRL),
168ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 | MUX_PAD_CTRL(NO_PAD_CTRL),
169ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 | MUX_PAD_CTRL(NO_PAD_CTRL),
170ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 | MUX_PAD_CTRL(NO_PAD_CTRL),
171ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 | MUX_PAD_CTRL(NO_PAD_CTRL),
172ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 | MUX_PAD_CTRL(NO_PAD_CTRL),
173ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 | MUX_PAD_CTRL(NO_PAD_CTRL),
174ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 | MUX_PAD_CTRL(NO_PAD_CTRL),
175ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 | MUX_PAD_CTRL(NO_PAD_CTRL),
176ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 | MUX_PAD_CTRL(NO_PAD_CTRL),
177ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 | MUX_PAD_CTRL(NO_PAD_CTRL),
178ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 | MUX_PAD_CTRL(NO_PAD_CTRL),
179ca9d817aSFabio Estevam 	MX6_PAD_SD1_DAT3__GPIO1_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
180ca9d817aSFabio Estevam };
181ca9d817aSFabio Estevam 
182ca9d817aSFabio Estevam static void enable_rgb(struct display_info_t const *dev)
183ca9d817aSFabio Estevam {
184ca9d817aSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(rgb_pads, ARRAY_SIZE(rgb_pads));
185ca9d817aSFabio Estevam 	gpio_direction_output(DISP0_PWR_EN, 1);
186ca9d817aSFabio Estevam }
187ca9d817aSFabio Estevam 
18866ca09fcSFabio Estevam static struct i2c_pads_info i2c_pad_info1 = {
18966ca09fcSFabio Estevam 	.scl = {
19066ca09fcSFabio Estevam 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
19166ca09fcSFabio Estevam 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
19266ca09fcSFabio Estevam 		.gp = IMX_GPIO_NR(4, 12)
19366ca09fcSFabio Estevam 	},
19466ca09fcSFabio Estevam 	.sda = {
19566ca09fcSFabio Estevam 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
19666ca09fcSFabio Estevam 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
19766ca09fcSFabio Estevam 		.gp = IMX_GPIO_NR(4, 13)
19866ca09fcSFabio Estevam 	}
19966ca09fcSFabio Estevam };
20066ca09fcSFabio Estevam 
2018bfa9c69SFabio Estevam static void setup_spi(void)
2028bfa9c69SFabio Estevam {
2038bfa9c69SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
2048bfa9c69SFabio Estevam }
2058bfa9c69SFabio Estevam 
206e919aa23SMarek Vasut iomux_v3_cfg_t const pcie_pads[] = {
207e919aa23SMarek Vasut 	MX6_PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),	/* POWER */
208e919aa23SMarek Vasut 	MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),	/* RESET */
209e919aa23SMarek Vasut };
210e919aa23SMarek Vasut 
211e919aa23SMarek Vasut static void setup_pcie(void)
212e919aa23SMarek Vasut {
213e919aa23SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
214e919aa23SMarek Vasut }
215e919aa23SMarek Vasut 
216be4ab3ddSFabio Estevam iomux_v3_cfg_t const di0_pads[] = {
217be4ab3ddSFabio Estevam 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,	/* DISP0_CLK */
218be4ab3ddSFabio Estevam 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,		/* DISP0_HSYNC */
219be4ab3ddSFabio Estevam 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,		/* DISP0_VSYNC */
220be4ab3ddSFabio Estevam };
221be4ab3ddSFabio Estevam 
222c1747970SPierre Aubert static void setup_iomux_uart(void)
223c1747970SPierre Aubert {
224c1747970SPierre Aubert 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
225c1747970SPierre Aubert }
226c1747970SPierre Aubert 
227c1747970SPierre Aubert #ifdef CONFIG_FSL_ESDHC
228c1747970SPierre Aubert struct fsl_esdhc_cfg usdhc_cfg[3] = {
229c1747970SPierre Aubert 	{USDHC2_BASE_ADDR},
230c1747970SPierre Aubert 	{USDHC3_BASE_ADDR},
231c1747970SPierre Aubert 	{USDHC4_BASE_ADDR},
232c1747970SPierre Aubert };
233c1747970SPierre Aubert 
234c1747970SPierre Aubert #define USDHC2_CD_GPIO	IMX_GPIO_NR(2, 2)
235c1747970SPierre Aubert #define USDHC3_CD_GPIO	IMX_GPIO_NR(2, 0)
236c1747970SPierre Aubert 
237c1747970SPierre Aubert int board_mmc_getcd(struct mmc *mmc)
238c1747970SPierre Aubert {
239c1747970SPierre Aubert 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
240c1747970SPierre Aubert 	int ret = 0;
241c1747970SPierre Aubert 
242c1747970SPierre Aubert 	switch (cfg->esdhc_base) {
243c1747970SPierre Aubert 	case USDHC2_BASE_ADDR:
244c1747970SPierre Aubert 		ret = !gpio_get_value(USDHC2_CD_GPIO);
245c1747970SPierre Aubert 		break;
246c1747970SPierre Aubert 	case USDHC3_BASE_ADDR:
247c1747970SPierre Aubert 		ret = !gpio_get_value(USDHC3_CD_GPIO);
248c1747970SPierre Aubert 		break;
249c1747970SPierre Aubert 	case USDHC4_BASE_ADDR:
250c1747970SPierre Aubert 		ret = 1; /* eMMC/uSDHC4 is always present */
251c1747970SPierre Aubert 		break;
252c1747970SPierre Aubert 	}
253c1747970SPierre Aubert 
254c1747970SPierre Aubert 	return ret;
255c1747970SPierre Aubert }
256c1747970SPierre Aubert 
257c1747970SPierre Aubert int board_mmc_init(bd_t *bis)
258c1747970SPierre Aubert {
25975f2ba42SJohn Tobias #ifndef CONFIG_SPL_BUILD
260*952fdc4eSFabio Estevam 	int ret;
261c1747970SPierre Aubert 	int i;
262c1747970SPierre Aubert 
263c1747970SPierre Aubert 	/*
264c1747970SPierre Aubert 	 * According to the board_mmc_init() the following map is done:
265c1747970SPierre Aubert 	 * (U-boot device node)    (Physical Port)
266c1747970SPierre Aubert 	 * mmc0                    SD2
267c1747970SPierre Aubert 	 * mmc1                    SD3
268c1747970SPierre Aubert 	 * mmc2                    eMMC
269c1747970SPierre Aubert 	 */
270c1747970SPierre Aubert 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
271c1747970SPierre Aubert 		switch (i) {
272c1747970SPierre Aubert 		case 0:
273c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
274c1747970SPierre Aubert 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
275c1747970SPierre Aubert 			gpio_direction_input(USDHC2_CD_GPIO);
276c1747970SPierre Aubert 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
277c1747970SPierre Aubert 			break;
278c1747970SPierre Aubert 		case 1:
279c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
280c1747970SPierre Aubert 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
281c1747970SPierre Aubert 			gpio_direction_input(USDHC3_CD_GPIO);
282c1747970SPierre Aubert 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
283c1747970SPierre Aubert 			break;
284c1747970SPierre Aubert 		case 2:
285c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
286c1747970SPierre Aubert 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
287c1747970SPierre Aubert 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
288c1747970SPierre Aubert 			break;
289c1747970SPierre Aubert 		default:
290c1747970SPierre Aubert 			printf("Warning: you configured more USDHC controllers"
291c1747970SPierre Aubert 			       "(%d) then supported by the board (%d)\n",
292c1747970SPierre Aubert 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
293*952fdc4eSFabio Estevam 			return -EINVAL;
294c1747970SPierre Aubert 		}
295c1747970SPierre Aubert 
296*952fdc4eSFabio Estevam 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
297*952fdc4eSFabio Estevam 		if (ret)
298*952fdc4eSFabio Estevam 			return ret;
299c1747970SPierre Aubert 	}
300c1747970SPierre Aubert 
301*952fdc4eSFabio Estevam 	return 0;
30275f2ba42SJohn Tobias #else
30375f2ba42SJohn Tobias 	unsigned reg = readl(BOOT_CFG) >> 11;
30475f2ba42SJohn Tobias 	/*
30575f2ba42SJohn Tobias 	 * Upon reading BOOT_CFG register the following map is done:
30675f2ba42SJohn Tobias 	 * Bit 11 and 12 of BOOT_CFG register can determine the current
30775f2ba42SJohn Tobias 	 * mmc port
30875f2ba42SJohn Tobias 	 * 0x1                  SD1
30975f2ba42SJohn Tobias 	 * 0x2                  SD2
31075f2ba42SJohn Tobias 	 * 0x3                  SD4
31175f2ba42SJohn Tobias 	 */
31275f2ba42SJohn Tobias 
31375f2ba42SJohn Tobias 	switch (reg & 0x3) {
31475f2ba42SJohn Tobias 	case 0x1:
31575f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
31675f2ba42SJohn Tobias 			usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
31775f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
31875f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
31975f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
32075f2ba42SJohn Tobias 		break;
32175f2ba42SJohn Tobias 	case 0x2:
32275f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
32375f2ba42SJohn Tobias 			usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
32475f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
32575f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
32675f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
32775f2ba42SJohn Tobias 		break;
32875f2ba42SJohn Tobias 	case 0x3:
32975f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
33075f2ba42SJohn Tobias 			usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
33175f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
33275f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
33375f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
33475f2ba42SJohn Tobias 		break;
33575f2ba42SJohn Tobias 	}
33675f2ba42SJohn Tobias 
33775f2ba42SJohn Tobias 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
33875f2ba42SJohn Tobias #endif
339c1747970SPierre Aubert }
340c1747970SPierre Aubert #endif
341c1747970SPierre Aubert 
342c1747970SPierre Aubert int mx6_rgmii_rework(struct phy_device *phydev)
343c1747970SPierre Aubert {
344c1747970SPierre Aubert 	unsigned short val;
345c1747970SPierre Aubert 
346c1747970SPierre Aubert 	/* To enable AR8031 ouput a 125MHz clk from CLK_25M */
347c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
348c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
349c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
350c1747970SPierre Aubert 
351c1747970SPierre Aubert 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
352c1747970SPierre Aubert 	val &= 0xffe3;
353c1747970SPierre Aubert 	val |= 0x18;
354c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
355c1747970SPierre Aubert 
356c1747970SPierre Aubert 	/* introduce tx clock delay */
357c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
358c1747970SPierre Aubert 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
359c1747970SPierre Aubert 	val |= 0x0100;
360c1747970SPierre Aubert 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
361c1747970SPierre Aubert 
362c1747970SPierre Aubert 	return 0;
363c1747970SPierre Aubert }
364c1747970SPierre Aubert 
365c1747970SPierre Aubert int board_phy_config(struct phy_device *phydev)
366c1747970SPierre Aubert {
367c1747970SPierre Aubert 	mx6_rgmii_rework(phydev);
368c1747970SPierre Aubert 
369c1747970SPierre Aubert 	if (phydev->drv->config)
370c1747970SPierre Aubert 		phydev->drv->config(phydev);
371c1747970SPierre Aubert 
372c1747970SPierre Aubert 	return 0;
373c1747970SPierre Aubert }
374c1747970SPierre Aubert 
37558cc9787SPardeep Kumar Singla #if defined(CONFIG_VIDEO_IPUV3)
376b48e3b04SFabio Estevam static void disable_lvds(struct display_info_t const *dev)
377b48e3b04SFabio Estevam {
378b48e3b04SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
379b48e3b04SFabio Estevam 
380b48e3b04SFabio Estevam 	int reg = readl(&iomux->gpr[2]);
381b48e3b04SFabio Estevam 
382b48e3b04SFabio Estevam 	reg &= ~(IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
383b48e3b04SFabio Estevam 		 IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
384b48e3b04SFabio Estevam 
385b48e3b04SFabio Estevam 	writel(reg, &iomux->gpr[2]);
386b48e3b04SFabio Estevam }
387b48e3b04SFabio Estevam 
388d9b89460SFabio Estevam static void do_enable_hdmi(struct display_info_t const *dev)
389d9b89460SFabio Estevam {
390b48e3b04SFabio Estevam 	disable_lvds(dev);
391d9b89460SFabio Estevam 	imx_enable_hdmi_phy();
392d9b89460SFabio Estevam }
393d9b89460SFabio Estevam 
394d9b89460SFabio Estevam static void enable_lvds(struct display_info_t const *dev)
395d9b89460SFabio Estevam {
396d9b89460SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)
397d9b89460SFabio Estevam 				IOMUXC_BASE_ADDR;
398d9b89460SFabio Estevam 	u32 reg = readl(&iomux->gpr[2]);
399119e9909SFabio Estevam 	reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT |
400119e9909SFabio Estevam 	       IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT;
401d9b89460SFabio Estevam 	writel(reg, &iomux->gpr[2]);
402d9b89460SFabio Estevam }
403b48e3b04SFabio Estevam 
404053b795eSEric Benard struct display_info_t const displays[] = {{
405d9b89460SFabio Estevam 	.bus	= -1,
406d9b89460SFabio Estevam 	.addr	= 0,
407119e9909SFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB666,
408b48e3b04SFabio Estevam 	.detect	= NULL,
409b48e3b04SFabio Estevam 	.enable	= enable_lvds,
410d9b89460SFabio Estevam 	.mode	= {
411b48e3b04SFabio Estevam 		.name           = "Hannstar-XGA",
41258cc9787SPardeep Kumar Singla 		.refresh        = 60,
41358cc9787SPardeep Kumar Singla 		.xres           = 1024,
41458cc9787SPardeep Kumar Singla 		.yres           = 768,
41558cc9787SPardeep Kumar Singla 		.pixclock       = 15385,
41658cc9787SPardeep Kumar Singla 		.left_margin    = 220,
41758cc9787SPardeep Kumar Singla 		.right_margin   = 40,
41858cc9787SPardeep Kumar Singla 		.upper_margin   = 21,
41958cc9787SPardeep Kumar Singla 		.lower_margin   = 7,
42058cc9787SPardeep Kumar Singla 		.hsync_len      = 60,
42158cc9787SPardeep Kumar Singla 		.vsync_len      = 10,
42258cc9787SPardeep Kumar Singla 		.sync           = FB_SYNC_EXT,
42358cc9787SPardeep Kumar Singla 		.vmode          = FB_VMODE_NONINTERLACED
424d9b89460SFabio Estevam } }, {
425d9b89460SFabio Estevam 	.bus	= -1,
426d9b89460SFabio Estevam 	.addr	= 0,
427b48e3b04SFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB24,
428b48e3b04SFabio Estevam 	.detect	= detect_hdmi,
429b48e3b04SFabio Estevam 	.enable	= do_enable_hdmi,
430d9b89460SFabio Estevam 	.mode	= {
431b48e3b04SFabio Estevam 		.name           = "HDMI",
432d9b89460SFabio Estevam 		.refresh        = 60,
433d9b89460SFabio Estevam 		.xres           = 1024,
434d9b89460SFabio Estevam 		.yres           = 768,
435d9b89460SFabio Estevam 		.pixclock       = 15385,
436d9b89460SFabio Estevam 		.left_margin    = 220,
437d9b89460SFabio Estevam 		.right_margin   = 40,
438d9b89460SFabio Estevam 		.upper_margin   = 21,
439d9b89460SFabio Estevam 		.lower_margin   = 7,
440d9b89460SFabio Estevam 		.hsync_len      = 60,
441d9b89460SFabio Estevam 		.vsync_len      = 10,
442d9b89460SFabio Estevam 		.sync           = FB_SYNC_EXT,
443d9b89460SFabio Estevam 		.vmode          = FB_VMODE_NONINTERLACED
444ca9d817aSFabio Estevam } }, {
445ca9d817aSFabio Estevam 	.bus	= 0,
446ca9d817aSFabio Estevam 	.addr	= 0,
447ca9d817aSFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB24,
448ca9d817aSFabio Estevam 	.detect	= NULL,
449ca9d817aSFabio Estevam 	.enable	= enable_rgb,
450ca9d817aSFabio Estevam 	.mode	= {
451ca9d817aSFabio Estevam 		.name           = "SEIKO-WVGA",
452ca9d817aSFabio Estevam 		.refresh        = 60,
453ca9d817aSFabio Estevam 		.xres           = 800,
454ca9d817aSFabio Estevam 		.yres           = 480,
455ca9d817aSFabio Estevam 		.pixclock       = 29850,
456ca9d817aSFabio Estevam 		.left_margin    = 89,
457ca9d817aSFabio Estevam 		.right_margin   = 164,
458ca9d817aSFabio Estevam 		.upper_margin   = 23,
459ca9d817aSFabio Estevam 		.lower_margin   = 10,
460ca9d817aSFabio Estevam 		.hsync_len      = 10,
461ca9d817aSFabio Estevam 		.vsync_len      = 10,
462ca9d817aSFabio Estevam 		.sync           = 0,
463ca9d817aSFabio Estevam 		.vmode          = FB_VMODE_NONINTERLACED
464d9b89460SFabio Estevam } } };
465053b795eSEric Benard size_t display_count = ARRAY_SIZE(displays);
46658cc9787SPardeep Kumar Singla 
46758cc9787SPardeep Kumar Singla static void setup_display(void)
46858cc9787SPardeep Kumar Singla {
46958cc9787SPardeep Kumar Singla 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
470d9b89460SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
47158cc9787SPardeep Kumar Singla 	int reg;
47258cc9787SPardeep Kumar Singla 
473be4ab3ddSFabio Estevam 	/* Setup HSYNC, VSYNC, DISP_CLK for debugging purposes */
474be4ab3ddSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(di0_pads, ARRAY_SIZE(di0_pads));
475be4ab3ddSFabio Estevam 
47658cc9787SPardeep Kumar Singla 	enable_ipu_clock();
47758cc9787SPardeep Kumar Singla 	imx_setup_hdmi();
47858cc9787SPardeep Kumar Singla 
479d9b89460SFabio Estevam 	/* Turn on LDB0, LDB1, IPU,IPU DI0 clocks */
48012307437SLiu Ying 	reg = readl(&mxc_ccm->CCGR3);
481d9b89460SFabio Estevam 	reg |=  MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
482d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->CCGR3);
483d9b89460SFabio Estevam 
484d9b89460SFabio Estevam 	/* set LDB0, LDB1 clk select to 011/011 */
485d9b89460SFabio Estevam 	reg = readl(&mxc_ccm->cs2cdr);
486d9b89460SFabio Estevam 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
487d9b89460SFabio Estevam 		 | MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
488d9b89460SFabio Estevam 	reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
489d9b89460SFabio Estevam 	      | (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
490d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->cs2cdr);
491d9b89460SFabio Estevam 
492d9b89460SFabio Estevam 	reg = readl(&mxc_ccm->cscmr2);
493d9b89460SFabio Estevam 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
494d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->cscmr2);
495d9b89460SFabio Estevam 
49658cc9787SPardeep Kumar Singla 	reg = readl(&mxc_ccm->chsccdr);
49758cc9787SPardeep Kumar Singla 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
49858cc9787SPardeep Kumar Singla 		<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
499d9b89460SFabio Estevam 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
500d9b89460SFabio Estevam 		<< MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
50158cc9787SPardeep Kumar Singla 	writel(reg, &mxc_ccm->chsccdr);
502d9b89460SFabio Estevam 
503d9b89460SFabio Estevam 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
504d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW
505d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
506d9b89460SFabio Estevam 	     | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
507d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
508d9b89460SFabio Estevam 	     | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
509d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
510d9b89460SFabio Estevam 	     | IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED
511d9b89460SFabio Estevam 	     | IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0;
512d9b89460SFabio Estevam 	writel(reg, &iomux->gpr[2]);
513d9b89460SFabio Estevam 
514d9b89460SFabio Estevam 	reg = readl(&iomux->gpr[3]);
515d9b89460SFabio Estevam 	reg = (reg & ~(IOMUXC_GPR3_LVDS1_MUX_CTL_MASK
516d9b89460SFabio Estevam 			| IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
517d9b89460SFabio Estevam 	    | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
518d9b89460SFabio Estevam 	       << IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET);
519d9b89460SFabio Estevam 	writel(reg, &iomux->gpr[3]);
52058cc9787SPardeep Kumar Singla }
52158cc9787SPardeep Kumar Singla #endif /* CONFIG_VIDEO_IPUV3 */
52258cc9787SPardeep Kumar Singla 
52358cc9787SPardeep Kumar Singla /*
52458cc9787SPardeep Kumar Singla  * Do not overwrite the console
52558cc9787SPardeep Kumar Singla  * Use always serial for U-Boot console
52658cc9787SPardeep Kumar Singla  */
52758cc9787SPardeep Kumar Singla int overwrite_console(void)
52858cc9787SPardeep Kumar Singla {
52958cc9787SPardeep Kumar Singla 	return 1;
53058cc9787SPardeep Kumar Singla }
53158cc9787SPardeep Kumar Singla 
532c1747970SPierre Aubert int board_eth_init(bd_t *bis)
533c1747970SPierre Aubert {
534c1747970SPierre Aubert 	setup_iomux_enet();
535e919aa23SMarek Vasut 	setup_pcie();
536c1747970SPierre Aubert 
53792c707a5SFabio Estevam 	return cpu_eth_init(bis);
538c1747970SPierre Aubert }
539c1747970SPierre Aubert 
540c1747970SPierre Aubert int board_early_init_f(void)
541c1747970SPierre Aubert {
542c1747970SPierre Aubert 	setup_iomux_uart();
54358cc9787SPardeep Kumar Singla #if defined(CONFIG_VIDEO_IPUV3)
54458cc9787SPardeep Kumar Singla 	setup_display();
54558cc9787SPardeep Kumar Singla #endif
546c1747970SPierre Aubert 
547c1747970SPierre Aubert 	return 0;
548c1747970SPierre Aubert }
549c1747970SPierre Aubert 
550c1747970SPierre Aubert int board_init(void)
551c1747970SPierre Aubert {
552c1747970SPierre Aubert 	/* address of boot parameters */
553c1747970SPierre Aubert 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
554c1747970SPierre Aubert 
5558bfa9c69SFabio Estevam #ifdef CONFIG_MXC_SPI
5568bfa9c69SFabio Estevam 	setup_spi();
5578bfa9c69SFabio Estevam #endif
55866ca09fcSFabio Estevam 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
55966ca09fcSFabio Estevam 
56066ca09fcSFabio Estevam 	return 0;
56166ca09fcSFabio Estevam }
56266ca09fcSFabio Estevam 
56366ca09fcSFabio Estevam static int pfuze_init(void)
56466ca09fcSFabio Estevam {
56566ca09fcSFabio Estevam 	struct pmic *p;
56666ca09fcSFabio Estevam 	int ret;
56766ca09fcSFabio Estevam 	unsigned int reg;
56866ca09fcSFabio Estevam 
56966ca09fcSFabio Estevam 	ret = power_pfuze100_init(I2C_PMIC);
57066ca09fcSFabio Estevam 	if (ret)
57166ca09fcSFabio Estevam 		return ret;
57266ca09fcSFabio Estevam 
573676ac24eSFabio Estevam 	p = pmic_get("PFUZE100");
57466ca09fcSFabio Estevam 	ret = pmic_probe(p);
57566ca09fcSFabio Estevam 	if (ret)
57666ca09fcSFabio Estevam 		return ret;
57766ca09fcSFabio Estevam 
57866ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
57966ca09fcSFabio Estevam 	printf("PMIC:  PFUZE100 ID=0x%02x\n", reg);
58066ca09fcSFabio Estevam 
58166ca09fcSFabio Estevam 	/* Increase VGEN3 from 2.5 to 2.8V */
58266ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_VGEN3VOL, &reg);
58366ca09fcSFabio Estevam 	reg &= ~0xf;
58466ca09fcSFabio Estevam 	reg |= 0xa;
58566ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
58666ca09fcSFabio Estevam 
58766ca09fcSFabio Estevam 	/* Increase VGEN5 from 2.8 to 3V */
58866ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
58966ca09fcSFabio Estevam 	reg &= ~0xf;
59066ca09fcSFabio Estevam 	reg |= 0xc;
59166ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
59266ca09fcSFabio Estevam 
59366ca09fcSFabio Estevam 	/* Set SW1AB stanby volage to 0.975V */
59466ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_SW1ABSTBY, &reg);
59566ca09fcSFabio Estevam 	reg &= ~0x3f;
59666ca09fcSFabio Estevam 	reg |= 0x1b;
59766ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_SW1ABSTBY, reg);
59866ca09fcSFabio Estevam 
59966ca09fcSFabio Estevam 	/* Set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
60066ca09fcSFabio Estevam 	pmic_reg_read(p, PUZE_100_SW1ABCONF, &reg);
60166ca09fcSFabio Estevam 	reg &= ~0xc0;
60266ca09fcSFabio Estevam 	reg |= 0x40;
60366ca09fcSFabio Estevam 	pmic_reg_write(p, PUZE_100_SW1ABCONF, reg);
60466ca09fcSFabio Estevam 
60566ca09fcSFabio Estevam 	/* Set SW1C standby voltage to 0.975V */
60666ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_SW1CSTBY, &reg);
60766ca09fcSFabio Estevam 	reg &= ~0x3f;
60866ca09fcSFabio Estevam 	reg |= 0x1b;
60966ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_SW1CSTBY, reg);
61066ca09fcSFabio Estevam 
61166ca09fcSFabio Estevam 	/* Set SW1C/VDDSOC step ramp up time from 16us to 4us/25mV */
61266ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_SW1CCONF, &reg);
61366ca09fcSFabio Estevam 	reg &= ~0xc0;
61466ca09fcSFabio Estevam 	reg |= 0x40;
61566ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_SW1CCONF, reg);
6168bfa9c69SFabio Estevam 
617c1747970SPierre Aubert 	return 0;
618c1747970SPierre Aubert }
619c1747970SPierre Aubert 
620155fa9afSNikita Kiryanov #ifdef CONFIG_MXC_SPI
621155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
622155fa9afSNikita Kiryanov {
623155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
624155fa9afSNikita Kiryanov }
625155fa9afSNikita Kiryanov #endif
626155fa9afSNikita Kiryanov 
627c1747970SPierre Aubert #ifdef CONFIG_CMD_BMODE
628c1747970SPierre Aubert static const struct boot_mode board_boot_modes[] = {
629c1747970SPierre Aubert 	/* 4 bit bus width */
630c1747970SPierre Aubert 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
631c1747970SPierre Aubert 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
632c1747970SPierre Aubert 	/* 8 bit bus width */
633c1747970SPierre Aubert 	{"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
634c1747970SPierre Aubert 	{NULL,	 0},
635c1747970SPierre Aubert };
636c1747970SPierre Aubert #endif
637c1747970SPierre Aubert 
638c1747970SPierre Aubert int board_late_init(void)
639c1747970SPierre Aubert {
640c1747970SPierre Aubert #ifdef CONFIG_CMD_BMODE
641c1747970SPierre Aubert 	add_board_boot_modes(board_boot_modes);
642c1747970SPierre Aubert #endif
64366ca09fcSFabio Estevam 	pfuze_init();
644c1747970SPierre Aubert 
645c1747970SPierre Aubert 	return 0;
646c1747970SPierre Aubert }
647c1747970SPierre Aubert 
648c1747970SPierre Aubert int checkboard(void)
649c1747970SPierre Aubert {
650c1747970SPierre Aubert 	puts("Board: MX6-SabreSD\n");
651c1747970SPierre Aubert 	return 0;
652c1747970SPierre Aubert }
65375f2ba42SJohn Tobias 
65475f2ba42SJohn Tobias #ifdef CONFIG_SPL_BUILD
65575f2ba42SJohn Tobias #include <spl.h>
65675f2ba42SJohn Tobias #include <libfdt.h>
65775f2ba42SJohn Tobias 
65875f2ba42SJohn Tobias const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
65975f2ba42SJohn Tobias 	.dram_sdclk_0 =  0x00020030,
66075f2ba42SJohn Tobias 	.dram_sdclk_1 =  0x00020030,
66175f2ba42SJohn Tobias 	.dram_cas =  0x00020030,
66275f2ba42SJohn Tobias 	.dram_ras =  0x00020030,
66375f2ba42SJohn Tobias 	.dram_reset =  0x00020030,
66475f2ba42SJohn Tobias 	.dram_sdcke0 =  0x00003000,
66575f2ba42SJohn Tobias 	.dram_sdcke1 =  0x00003000,
66675f2ba42SJohn Tobias 	.dram_sdba2 =  0x00000000,
66775f2ba42SJohn Tobias 	.dram_sdodt0 =  0x00003030,
66875f2ba42SJohn Tobias 	.dram_sdodt1 =  0x00003030,
66975f2ba42SJohn Tobias 	.dram_sdqs0 =  0x00000030,
67075f2ba42SJohn Tobias 	.dram_sdqs1 =  0x00000030,
67175f2ba42SJohn Tobias 	.dram_sdqs2 =  0x00000030,
67275f2ba42SJohn Tobias 	.dram_sdqs3 =  0x00000030,
67375f2ba42SJohn Tobias 	.dram_sdqs4 =  0x00000030,
67475f2ba42SJohn Tobias 	.dram_sdqs5 =  0x00000030,
67575f2ba42SJohn Tobias 	.dram_sdqs6 =  0x00000030,
67675f2ba42SJohn Tobias 	.dram_sdqs7 =  0x00000030,
67775f2ba42SJohn Tobias 	.dram_dqm0 =  0x00020030,
67875f2ba42SJohn Tobias 	.dram_dqm1 =  0x00020030,
67975f2ba42SJohn Tobias 	.dram_dqm2 =  0x00020030,
68075f2ba42SJohn Tobias 	.dram_dqm3 =  0x00020030,
68175f2ba42SJohn Tobias 	.dram_dqm4 =  0x00020030,
68275f2ba42SJohn Tobias 	.dram_dqm5 =  0x00020030,
68375f2ba42SJohn Tobias 	.dram_dqm6 =  0x00020030,
68475f2ba42SJohn Tobias 	.dram_dqm7 =  0x00020030,
68575f2ba42SJohn Tobias };
68675f2ba42SJohn Tobias 
68775f2ba42SJohn Tobias const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
68875f2ba42SJohn Tobias 	.grp_ddr_type =  0x000C0000,
68975f2ba42SJohn Tobias 	.grp_ddrmode_ctl =  0x00020000,
69075f2ba42SJohn Tobias 	.grp_ddrpke =  0x00000000,
69175f2ba42SJohn Tobias 	.grp_addds =  0x00000030,
69275f2ba42SJohn Tobias 	.grp_ctlds =  0x00000030,
69375f2ba42SJohn Tobias 	.grp_ddrmode =  0x00020000,
69475f2ba42SJohn Tobias 	.grp_b0ds =  0x00000030,
69575f2ba42SJohn Tobias 	.grp_b1ds =  0x00000030,
69675f2ba42SJohn Tobias 	.grp_b2ds =  0x00000030,
69775f2ba42SJohn Tobias 	.grp_b3ds =  0x00000030,
69875f2ba42SJohn Tobias 	.grp_b4ds =  0x00000030,
69975f2ba42SJohn Tobias 	.grp_b5ds =  0x00000030,
70075f2ba42SJohn Tobias 	.grp_b6ds =  0x00000030,
70175f2ba42SJohn Tobias 	.grp_b7ds =  0x00000030,
70275f2ba42SJohn Tobias };
70375f2ba42SJohn Tobias 
70475f2ba42SJohn Tobias const struct mx6_mmdc_calibration mx6_mmcd_calib = {
70575f2ba42SJohn Tobias 	.p0_mpwldectrl0 =  0x001F001F,
70675f2ba42SJohn Tobias 	.p0_mpwldectrl1 =  0x001F001F,
70775f2ba42SJohn Tobias 	.p1_mpwldectrl0 =  0x00440044,
70875f2ba42SJohn Tobias 	.p1_mpwldectrl1 =  0x00440044,
70975f2ba42SJohn Tobias 	.p0_mpdgctrl0 =  0x434B0350,
71075f2ba42SJohn Tobias 	.p0_mpdgctrl1 =  0x034C0359,
71175f2ba42SJohn Tobias 	.p1_mpdgctrl0 =  0x434B0350,
71275f2ba42SJohn Tobias 	.p1_mpdgctrl1 =  0x03650348,
71375f2ba42SJohn Tobias 	.p0_mprddlctl =  0x4436383B,
71475f2ba42SJohn Tobias 	.p1_mprddlctl =  0x39393341,
71575f2ba42SJohn Tobias 	.p0_mpwrdlctl =  0x35373933,
71675f2ba42SJohn Tobias 	.p1_mpwrdlctl =  0x48254A36,
71775f2ba42SJohn Tobias };
71875f2ba42SJohn Tobias 
71975f2ba42SJohn Tobias static struct mx6_ddr3_cfg mem_ddr = {
72075f2ba42SJohn Tobias 	.mem_speed = 1600,
72175f2ba42SJohn Tobias 	.density = 4,
72275f2ba42SJohn Tobias 	.width = 64,
72375f2ba42SJohn Tobias 	.banks = 8,
72475f2ba42SJohn Tobias 	.rowaddr = 14,
72575f2ba42SJohn Tobias 	.coladdr = 10,
72675f2ba42SJohn Tobias 	.pagesz = 2,
72775f2ba42SJohn Tobias 	.trcd = 1375,
72875f2ba42SJohn Tobias 	.trcmin = 4875,
72975f2ba42SJohn Tobias 	.trasmin = 3500,
73075f2ba42SJohn Tobias };
73175f2ba42SJohn Tobias 
73275f2ba42SJohn Tobias /*
73375f2ba42SJohn Tobias  * This section require the differentiation
73475f2ba42SJohn Tobias  * between iMX6 Sabre Families.
73575f2ba42SJohn Tobias  * But for now, it will configure only for
73675f2ba42SJohn Tobias  * SabreSD.
73775f2ba42SJohn Tobias  */
73875f2ba42SJohn Tobias static void spl_dram_init(void)
73975f2ba42SJohn Tobias {
74075f2ba42SJohn Tobias 	struct mx6_ddr_sysinfo sysinfo = {
74175f2ba42SJohn Tobias 		/* width of data bus:0=16,1=32,2=64 */
74275f2ba42SJohn Tobias 		.dsize = mem_ddr.width/32,
74375f2ba42SJohn Tobias 		/* config for full 4GB range so that get_mem_size() works */
74475f2ba42SJohn Tobias 		.cs_density = 32, /* 32Gb per CS */
74575f2ba42SJohn Tobias 		/* single chip select */
74675f2ba42SJohn Tobias 		.ncs = 1,
74775f2ba42SJohn Tobias 		.cs1_mirror = 0,
74875f2ba42SJohn Tobias 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
74975f2ba42SJohn Tobias #ifdef RTT_NOM_120OHM
75075f2ba42SJohn Tobias 		.rtt_nom = 2 /*DDR3_RTT_120_OHM*/,	/* RTT_Nom = RZQ/2 */
75175f2ba42SJohn Tobias #else
75275f2ba42SJohn Tobias 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
75375f2ba42SJohn Tobias #endif
75475f2ba42SJohn Tobias 		.walat = 1,	/* Write additional latency */
75575f2ba42SJohn Tobias 		.ralat = 5,	/* Read additional latency */
75675f2ba42SJohn Tobias 		.mif3_mode = 3,	/* Command prediction working mode */
75775f2ba42SJohn Tobias 		.bi_on = 1,	/* Bank interleaving enabled */
75875f2ba42SJohn Tobias 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
75975f2ba42SJohn Tobias 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
76075f2ba42SJohn Tobias 	};
76175f2ba42SJohn Tobias 
76275f2ba42SJohn Tobias 	mx6dq_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
76375f2ba42SJohn Tobias 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
76475f2ba42SJohn Tobias }
76575f2ba42SJohn Tobias 
76675f2ba42SJohn Tobias void board_init_f(ulong dummy)
76775f2ba42SJohn Tobias {
76875f2ba42SJohn Tobias 	/* setup AIPS and disable watchdog */
76975f2ba42SJohn Tobias 	arch_cpu_init();
77075f2ba42SJohn Tobias 
77175f2ba42SJohn Tobias 	/* iomux and setup of i2c */
77275f2ba42SJohn Tobias 	board_early_init_f();
77375f2ba42SJohn Tobias 
77475f2ba42SJohn Tobias 	/* setup GP timer */
77575f2ba42SJohn Tobias 	timer_init();
77675f2ba42SJohn Tobias 
77775f2ba42SJohn Tobias 	/* UART clocks enabled and gd valid - init serial console */
77875f2ba42SJohn Tobias 	preloader_console_init();
77975f2ba42SJohn Tobias 
78075f2ba42SJohn Tobias 	/* DDR initialization */
78175f2ba42SJohn Tobias 	spl_dram_init();
78275f2ba42SJohn Tobias 
78375f2ba42SJohn Tobias 	/* Clear the BSS. */
78475f2ba42SJohn Tobias 	memset(__bss_start, 0, __bss_end - __bss_start);
78575f2ba42SJohn Tobias 
78675f2ba42SJohn Tobias 	/* load/boot image from boot device */
78775f2ba42SJohn Tobias 	board_init_r(NULL, 0);
78875f2ba42SJohn Tobias }
78975f2ba42SJohn Tobias 
79075f2ba42SJohn Tobias void reset_cpu(ulong addr)
79175f2ba42SJohn Tobias {
79275f2ba42SJohn Tobias }
79375f2ba42SJohn Tobias #endif
794