xref: /rk3399_rockchip-uboot/board/freescale/mx6sabresd/mx6sabresd.c (revision 6c51a3644e233bce171c19cec9cec77a77beada7)
1c1747970SPierre Aubert /*
2c1747970SPierre Aubert  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3c1747970SPierre Aubert  *
4c1747970SPierre Aubert  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5c1747970SPierre Aubert  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c1747970SPierre Aubert  */
8c1747970SPierre Aubert 
9c1747970SPierre Aubert #include <asm/arch/clock.h>
10c1747970SPierre Aubert #include <asm/arch/imx-regs.h>
11c1747970SPierre Aubert #include <asm/arch/iomux.h>
12c1747970SPierre Aubert #include <asm/arch/mx6-pins.h>
13c1747970SPierre Aubert #include <asm/errno.h>
14c1747970SPierre Aubert #include <asm/gpio.h>
1566ca09fcSFabio Estevam #include <asm/imx-common/mxc_i2c.h>
16c1747970SPierre Aubert #include <asm/imx-common/iomux-v3.h>
17c1747970SPierre Aubert #include <asm/imx-common/boot_mode.h>
18053b795eSEric Benard #include <asm/imx-common/video.h>
19c1747970SPierre Aubert #include <mmc.h>
20c1747970SPierre Aubert #include <fsl_esdhc.h>
21c1747970SPierre Aubert #include <miiphy.h>
22c1747970SPierre Aubert #include <netdev.h>
2358cc9787SPardeep Kumar Singla #include <asm/arch/mxc_hdmi.h>
2458cc9787SPardeep Kumar Singla #include <asm/arch/crm_regs.h>
2558cc9787SPardeep Kumar Singla #include <asm/io.h>
2658cc9787SPardeep Kumar Singla #include <asm/arch/sys_proto.h>
2766ca09fcSFabio Estevam #include <i2c.h>
2866ca09fcSFabio Estevam #include <power/pmic.h>
2966ca09fcSFabio Estevam #include <power/pfuze100_pmic.h>
30f0fabb79SYe.Li #include "../common/pfuze.h"
3175f2ba42SJohn Tobias #include <asm/arch/mx6-ddr.h>
325a3d63c5SPeng Fan #include <usb.h>
3375f2ba42SJohn Tobias 
34c1747970SPierre Aubert DECLARE_GLOBAL_DATA_PTR;
35c1747970SPierre Aubert 
36c1747970SPierre Aubert #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
37c1747970SPierre Aubert 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
38c1747970SPierre Aubert 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
39c1747970SPierre Aubert 
40c1747970SPierre Aubert #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
41c1747970SPierre Aubert 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
42c1747970SPierre Aubert 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
43c1747970SPierre Aubert 
44c1747970SPierre Aubert #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
45c1747970SPierre Aubert 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46c1747970SPierre Aubert 
478bfa9c69SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
488bfa9c69SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
498bfa9c69SFabio Estevam 
5066ca09fcSFabio Estevam #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
5166ca09fcSFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
5266ca09fcSFabio Estevam 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
5366ca09fcSFabio Estevam 
5466ca09fcSFabio Estevam #define I2C_PMIC	1
5566ca09fcSFabio Estevam 
5666ca09fcSFabio Estevam #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
5766ca09fcSFabio Estevam 
58ca9d817aSFabio Estevam #define DISP0_PWR_EN	IMX_GPIO_NR(1, 21)
59ca9d817aSFabio Estevam 
60c1747970SPierre Aubert int dram_init(void)
61c1747970SPierre Aubert {
6275f2ba42SJohn Tobias 	gd->ram_size = imx_ddr_size();
63c1747970SPierre Aubert 	return 0;
64c1747970SPierre Aubert }
65c1747970SPierre Aubert 
663302c275SFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
6710fda487SEric Nelson 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
6810fda487SEric Nelson 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
69c1747970SPierre Aubert };
70c1747970SPierre Aubert 
713302c275SFabio Estevam static iomux_v3_cfg_t const enet_pads[] = {
72c1747970SPierre Aubert 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
73c1747970SPierre Aubert 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
7410fda487SEric Nelson 	MX6_PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7510fda487SEric Nelson 	MX6_PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7610fda487SEric Nelson 	MX6_PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7710fda487SEric Nelson 	MX6_PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
7810fda487SEric Nelson 	MX6_PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
79c1747970SPierre Aubert 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
80c1747970SPierre Aubert 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8110fda487SEric Nelson 	MX6_PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8210fda487SEric Nelson 	MX6_PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8310fda487SEric Nelson 	MX6_PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8410fda487SEric Nelson 	MX6_PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
8510fda487SEric Nelson 	MX6_PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
86c1747970SPierre Aubert 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
87c1747970SPierre Aubert 	/* AR8031 PHY Reset */
8810fda487SEric Nelson 	MX6_PAD_ENET_CRS_DV__GPIO1_IO25		| MUX_PAD_CTRL(NO_PAD_CTRL),
89c1747970SPierre Aubert };
90c1747970SPierre Aubert 
91c1747970SPierre Aubert static void setup_iomux_enet(void)
92c1747970SPierre Aubert {
93c1747970SPierre Aubert 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
94c1747970SPierre Aubert 
95c1747970SPierre Aubert 	/* Reset AR8031 PHY */
96c1747970SPierre Aubert 	gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
97a307760aSFabio Estevam 	mdelay(10);
98c1747970SPierre Aubert 	gpio_set_value(IMX_GPIO_NR(1, 25), 1);
99a307760aSFabio Estevam 	udelay(100);
100c1747970SPierre Aubert }
101c1747970SPierre Aubert 
1023302c275SFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
10310fda487SEric Nelson 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10410fda487SEric Nelson 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10510fda487SEric Nelson 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10610fda487SEric Nelson 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10710fda487SEric Nelson 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10810fda487SEric Nelson 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
10910fda487SEric Nelson 	MX6_PAD_NANDF_D4__SD2_DATA4	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11010fda487SEric Nelson 	MX6_PAD_NANDF_D5__SD2_DATA5	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11110fda487SEric Nelson 	MX6_PAD_NANDF_D6__SD2_DATA6	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11210fda487SEric Nelson 	MX6_PAD_NANDF_D7__SD2_DATA7	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
11310fda487SEric Nelson 	MX6_PAD_NANDF_D2__GPIO2_IO02	| MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
114c1747970SPierre Aubert };
115c1747970SPierre Aubert 
1163302c275SFabio Estevam static iomux_v3_cfg_t const usdhc3_pads[] = {
11710fda487SEric Nelson 	MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11810fda487SEric Nelson 	MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11910fda487SEric Nelson 	MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12010fda487SEric Nelson 	MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12110fda487SEric Nelson 	MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12210fda487SEric Nelson 	MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12310fda487SEric Nelson 	MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12410fda487SEric Nelson 	MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12510fda487SEric Nelson 	MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12610fda487SEric Nelson 	MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
12710fda487SEric Nelson 	MX6_PAD_NANDF_D0__GPIO2_IO00    | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
128c1747970SPierre Aubert };
129c1747970SPierre Aubert 
1303302c275SFabio Estevam static iomux_v3_cfg_t const usdhc4_pads[] = {
13110fda487SEric Nelson 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13210fda487SEric Nelson 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13310fda487SEric Nelson 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13410fda487SEric Nelson 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13510fda487SEric Nelson 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13610fda487SEric Nelson 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13710fda487SEric Nelson 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13810fda487SEric Nelson 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
13910fda487SEric Nelson 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
14010fda487SEric Nelson 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141c1747970SPierre Aubert };
142c1747970SPierre Aubert 
1433302c275SFabio Estevam static iomux_v3_cfg_t const ecspi1_pads[] = {
1448bfa9c69SFabio Estevam 	MX6_PAD_KEY_COL0__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1458bfa9c69SFabio Estevam 	MX6_PAD_KEY_COL1__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1468bfa9c69SFabio Estevam 	MX6_PAD_KEY_ROW0__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1478bfa9c69SFabio Estevam 	MX6_PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
1488bfa9c69SFabio Estevam };
1498bfa9c69SFabio Estevam 
150ca9d817aSFabio Estevam static iomux_v3_cfg_t const rgb_pads[] = {
151ca9d817aSFabio Estevam 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(NO_PAD_CTRL),
152ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15 | MUX_PAD_CTRL(NO_PAD_CTRL),
153ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02 | MUX_PAD_CTRL(NO_PAD_CTRL),
154ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03 | MUX_PAD_CTRL(NO_PAD_CTRL),
155ca9d817aSFabio Estevam 	MX6_PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(NO_PAD_CTRL),
156ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
157ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
158ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
159ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
160ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
161ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
162ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
163ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
164ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 | MUX_PAD_CTRL(NO_PAD_CTRL),
165ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 | MUX_PAD_CTRL(NO_PAD_CTRL),
166ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 | MUX_PAD_CTRL(NO_PAD_CTRL),
167ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 | MUX_PAD_CTRL(NO_PAD_CTRL),
168ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 | MUX_PAD_CTRL(NO_PAD_CTRL),
169ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 | MUX_PAD_CTRL(NO_PAD_CTRL),
170ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 | MUX_PAD_CTRL(NO_PAD_CTRL),
171ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 | MUX_PAD_CTRL(NO_PAD_CTRL),
172ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 | MUX_PAD_CTRL(NO_PAD_CTRL),
173ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 | MUX_PAD_CTRL(NO_PAD_CTRL),
174ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 | MUX_PAD_CTRL(NO_PAD_CTRL),
175ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 | MUX_PAD_CTRL(NO_PAD_CTRL),
176ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 | MUX_PAD_CTRL(NO_PAD_CTRL),
177ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 | MUX_PAD_CTRL(NO_PAD_CTRL),
178ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 | MUX_PAD_CTRL(NO_PAD_CTRL),
179ca9d817aSFabio Estevam 	MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 | MUX_PAD_CTRL(NO_PAD_CTRL),
180*6c51a364SMarco Franchi };
181*6c51a364SMarco Franchi 
182*6c51a364SMarco Franchi static iomux_v3_cfg_t const bl_pads[] = {
183ca9d817aSFabio Estevam 	MX6_PAD_SD1_DAT3__GPIO1_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
184ca9d817aSFabio Estevam };
185ca9d817aSFabio Estevam 
186*6c51a364SMarco Franchi static void enable_backlight(void)
187*6c51a364SMarco Franchi {
188*6c51a364SMarco Franchi 	imx_iomux_v3_setup_multiple_pads(bl_pads, ARRAY_SIZE(bl_pads));
189*6c51a364SMarco Franchi 	gpio_direction_output(DISP0_PWR_EN, 1);
190*6c51a364SMarco Franchi }
191*6c51a364SMarco Franchi 
192ca9d817aSFabio Estevam static void enable_rgb(struct display_info_t const *dev)
193ca9d817aSFabio Estevam {
194ca9d817aSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(rgb_pads, ARRAY_SIZE(rgb_pads));
195*6c51a364SMarco Franchi 	enable_backlight();
196*6c51a364SMarco Franchi }
197*6c51a364SMarco Franchi 
198*6c51a364SMarco Franchi static void enable_lvds(struct display_info_t const *dev)
199*6c51a364SMarco Franchi {
200*6c51a364SMarco Franchi 	enable_backlight();
201ca9d817aSFabio Estevam }
202ca9d817aSFabio Estevam 
20366ca09fcSFabio Estevam static struct i2c_pads_info i2c_pad_info1 = {
20466ca09fcSFabio Estevam 	.scl = {
20566ca09fcSFabio Estevam 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
20666ca09fcSFabio Estevam 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
20766ca09fcSFabio Estevam 		.gp = IMX_GPIO_NR(4, 12)
20866ca09fcSFabio Estevam 	},
20966ca09fcSFabio Estevam 	.sda = {
21066ca09fcSFabio Estevam 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
21166ca09fcSFabio Estevam 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
21266ca09fcSFabio Estevam 		.gp = IMX_GPIO_NR(4, 13)
21366ca09fcSFabio Estevam 	}
21466ca09fcSFabio Estevam };
21566ca09fcSFabio Estevam 
2168bfa9c69SFabio Estevam static void setup_spi(void)
2178bfa9c69SFabio Estevam {
2188bfa9c69SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
2198bfa9c69SFabio Estevam }
2208bfa9c69SFabio Estevam 
221e919aa23SMarek Vasut iomux_v3_cfg_t const pcie_pads[] = {
222e919aa23SMarek Vasut 	MX6_PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),	/* POWER */
223e919aa23SMarek Vasut 	MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),	/* RESET */
224e919aa23SMarek Vasut };
225e919aa23SMarek Vasut 
226e919aa23SMarek Vasut static void setup_pcie(void)
227e919aa23SMarek Vasut {
228e919aa23SMarek Vasut 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
229e919aa23SMarek Vasut }
230e919aa23SMarek Vasut 
231be4ab3ddSFabio Estevam iomux_v3_cfg_t const di0_pads[] = {
232be4ab3ddSFabio Estevam 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,	/* DISP0_CLK */
233be4ab3ddSFabio Estevam 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,		/* DISP0_HSYNC */
234be4ab3ddSFabio Estevam 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,		/* DISP0_VSYNC */
235be4ab3ddSFabio Estevam };
236be4ab3ddSFabio Estevam 
237c1747970SPierre Aubert static void setup_iomux_uart(void)
238c1747970SPierre Aubert {
239c1747970SPierre Aubert 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
240c1747970SPierre Aubert }
241c1747970SPierre Aubert 
242c1747970SPierre Aubert #ifdef CONFIG_FSL_ESDHC
243c1747970SPierre Aubert struct fsl_esdhc_cfg usdhc_cfg[3] = {
244c1747970SPierre Aubert 	{USDHC2_BASE_ADDR},
245c1747970SPierre Aubert 	{USDHC3_BASE_ADDR},
246c1747970SPierre Aubert 	{USDHC4_BASE_ADDR},
247c1747970SPierre Aubert };
248c1747970SPierre Aubert 
249c1747970SPierre Aubert #define USDHC2_CD_GPIO	IMX_GPIO_NR(2, 2)
250c1747970SPierre Aubert #define USDHC3_CD_GPIO	IMX_GPIO_NR(2, 0)
251c1747970SPierre Aubert 
252fb0d0428SPeng Fan int board_mmc_get_env_dev(int devno)
253fb0d0428SPeng Fan {
254fb0d0428SPeng Fan 	return devno - 1;
255fb0d0428SPeng Fan }
256fb0d0428SPeng Fan 
257c1747970SPierre Aubert int board_mmc_getcd(struct mmc *mmc)
258c1747970SPierre Aubert {
259c1747970SPierre Aubert 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
260c1747970SPierre Aubert 	int ret = 0;
261c1747970SPierre Aubert 
262c1747970SPierre Aubert 	switch (cfg->esdhc_base) {
263c1747970SPierre Aubert 	case USDHC2_BASE_ADDR:
264c1747970SPierre Aubert 		ret = !gpio_get_value(USDHC2_CD_GPIO);
265c1747970SPierre Aubert 		break;
266c1747970SPierre Aubert 	case USDHC3_BASE_ADDR:
267c1747970SPierre Aubert 		ret = !gpio_get_value(USDHC3_CD_GPIO);
268c1747970SPierre Aubert 		break;
269c1747970SPierre Aubert 	case USDHC4_BASE_ADDR:
270c1747970SPierre Aubert 		ret = 1; /* eMMC/uSDHC4 is always present */
271c1747970SPierre Aubert 		break;
272c1747970SPierre Aubert 	}
273c1747970SPierre Aubert 
274c1747970SPierre Aubert 	return ret;
275c1747970SPierre Aubert }
276c1747970SPierre Aubert 
277c1747970SPierre Aubert int board_mmc_init(bd_t *bis)
278c1747970SPierre Aubert {
27975f2ba42SJohn Tobias #ifndef CONFIG_SPL_BUILD
280952fdc4eSFabio Estevam 	int ret;
281c1747970SPierre Aubert 	int i;
282c1747970SPierre Aubert 
283c1747970SPierre Aubert 	/*
284c1747970SPierre Aubert 	 * According to the board_mmc_init() the following map is done:
285a187559eSBin Meng 	 * (U-Boot device node)    (Physical Port)
286c1747970SPierre Aubert 	 * mmc0                    SD2
287c1747970SPierre Aubert 	 * mmc1                    SD3
288c1747970SPierre Aubert 	 * mmc2                    eMMC
289c1747970SPierre Aubert 	 */
290c1747970SPierre Aubert 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
291c1747970SPierre Aubert 		switch (i) {
292c1747970SPierre Aubert 		case 0:
293c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
294c1747970SPierre Aubert 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
295c1747970SPierre Aubert 			gpio_direction_input(USDHC2_CD_GPIO);
296c1747970SPierre Aubert 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
297c1747970SPierre Aubert 			break;
298c1747970SPierre Aubert 		case 1:
299c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
300c1747970SPierre Aubert 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
301c1747970SPierre Aubert 			gpio_direction_input(USDHC3_CD_GPIO);
302c1747970SPierre Aubert 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
303c1747970SPierre Aubert 			break;
304c1747970SPierre Aubert 		case 2:
305c1747970SPierre Aubert 			imx_iomux_v3_setup_multiple_pads(
306c1747970SPierre Aubert 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
307c1747970SPierre Aubert 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
308c1747970SPierre Aubert 			break;
309c1747970SPierre Aubert 		default:
310c1747970SPierre Aubert 			printf("Warning: you configured more USDHC controllers"
311c1747970SPierre Aubert 			       "(%d) then supported by the board (%d)\n",
312c1747970SPierre Aubert 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
313952fdc4eSFabio Estevam 			return -EINVAL;
314c1747970SPierre Aubert 		}
315c1747970SPierre Aubert 
316952fdc4eSFabio Estevam 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
317952fdc4eSFabio Estevam 		if (ret)
318952fdc4eSFabio Estevam 			return ret;
319c1747970SPierre Aubert 	}
320c1747970SPierre Aubert 
321952fdc4eSFabio Estevam 	return 0;
32275f2ba42SJohn Tobias #else
323ae80eeccSFabio Estevam 	struct src *psrc = (struct src *)SRC_BASE_ADDR;
324ae80eeccSFabio Estevam 	unsigned reg = readl(&psrc->sbmr1) >> 11;
32575f2ba42SJohn Tobias 	/*
32675f2ba42SJohn Tobias 	 * Upon reading BOOT_CFG register the following map is done:
32775f2ba42SJohn Tobias 	 * Bit 11 and 12 of BOOT_CFG register can determine the current
32875f2ba42SJohn Tobias 	 * mmc port
32975f2ba42SJohn Tobias 	 * 0x1                  SD1
33075f2ba42SJohn Tobias 	 * 0x2                  SD2
33175f2ba42SJohn Tobias 	 * 0x3                  SD4
33275f2ba42SJohn Tobias 	 */
33375f2ba42SJohn Tobias 
33475f2ba42SJohn Tobias 	switch (reg & 0x3) {
33575f2ba42SJohn Tobias 	case 0x1:
33675f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
33775f2ba42SJohn Tobias 			usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
33875f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
33975f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
34075f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
34175f2ba42SJohn Tobias 		break;
34275f2ba42SJohn Tobias 	case 0x2:
34375f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
34475f2ba42SJohn Tobias 			usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
34575f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
34675f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
34775f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
34875f2ba42SJohn Tobias 		break;
34975f2ba42SJohn Tobias 	case 0x3:
35075f2ba42SJohn Tobias 		imx_iomux_v3_setup_multiple_pads(
35175f2ba42SJohn Tobias 			usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
35275f2ba42SJohn Tobias 		usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
35375f2ba42SJohn Tobias 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
35475f2ba42SJohn Tobias 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
35575f2ba42SJohn Tobias 		break;
35675f2ba42SJohn Tobias 	}
35775f2ba42SJohn Tobias 
35875f2ba42SJohn Tobias 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
35975f2ba42SJohn Tobias #endif
360c1747970SPierre Aubert }
361c1747970SPierre Aubert #endif
362c1747970SPierre Aubert 
36358cc9787SPardeep Kumar Singla #if defined(CONFIG_VIDEO_IPUV3)
364b48e3b04SFabio Estevam static void disable_lvds(struct display_info_t const *dev)
365b48e3b04SFabio Estevam {
366b48e3b04SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
367b48e3b04SFabio Estevam 
368b48e3b04SFabio Estevam 	int reg = readl(&iomux->gpr[2]);
369b48e3b04SFabio Estevam 
370b48e3b04SFabio Estevam 	reg &= ~(IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
371b48e3b04SFabio Estevam 		 IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
372b48e3b04SFabio Estevam 
373b48e3b04SFabio Estevam 	writel(reg, &iomux->gpr[2]);
374b48e3b04SFabio Estevam }
375b48e3b04SFabio Estevam 
376d9b89460SFabio Estevam static void do_enable_hdmi(struct display_info_t const *dev)
377d9b89460SFabio Estevam {
378b48e3b04SFabio Estevam 	disable_lvds(dev);
379d9b89460SFabio Estevam 	imx_enable_hdmi_phy();
380d9b89460SFabio Estevam }
381d9b89460SFabio Estevam 
382053b795eSEric Benard struct display_info_t const displays[] = {{
383d9b89460SFabio Estevam 	.bus	= -1,
384d9b89460SFabio Estevam 	.addr	= 0,
385119e9909SFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB666,
386b48e3b04SFabio Estevam 	.detect	= NULL,
387*6c51a364SMarco Franchi 	.enable	= enable_lvds,
388d9b89460SFabio Estevam 	.mode	= {
389b48e3b04SFabio Estevam 		.name           = "Hannstar-XGA",
39058cc9787SPardeep Kumar Singla 		.refresh        = 60,
39158cc9787SPardeep Kumar Singla 		.xres           = 1024,
39258cc9787SPardeep Kumar Singla 		.yres           = 768,
393779594d3SFabio Estevam 		.pixclock       = 15384,
394779594d3SFabio Estevam 		.left_margin    = 160,
395779594d3SFabio Estevam 		.right_margin   = 24,
396779594d3SFabio Estevam 		.upper_margin   = 29,
397779594d3SFabio Estevam 		.lower_margin   = 3,
398779594d3SFabio Estevam 		.hsync_len      = 136,
399779594d3SFabio Estevam 		.vsync_len      = 6,
40058cc9787SPardeep Kumar Singla 		.sync           = FB_SYNC_EXT,
40158cc9787SPardeep Kumar Singla 		.vmode          = FB_VMODE_NONINTERLACED
402d9b89460SFabio Estevam } }, {
403d9b89460SFabio Estevam 	.bus	= -1,
404d9b89460SFabio Estevam 	.addr	= 0,
405b48e3b04SFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB24,
406b48e3b04SFabio Estevam 	.detect	= detect_hdmi,
407b48e3b04SFabio Estevam 	.enable	= do_enable_hdmi,
408d9b89460SFabio Estevam 	.mode	= {
409b48e3b04SFabio Estevam 		.name           = "HDMI",
410d9b89460SFabio Estevam 		.refresh        = 60,
411d9b89460SFabio Estevam 		.xres           = 1024,
412d9b89460SFabio Estevam 		.yres           = 768,
413779594d3SFabio Estevam 		.pixclock       = 15384,
414779594d3SFabio Estevam 		.left_margin    = 160,
415779594d3SFabio Estevam 		.right_margin   = 24,
416779594d3SFabio Estevam 		.upper_margin   = 29,
417779594d3SFabio Estevam 		.lower_margin   = 3,
418779594d3SFabio Estevam 		.hsync_len      = 136,
419779594d3SFabio Estevam 		.vsync_len      = 6,
420d9b89460SFabio Estevam 		.sync           = FB_SYNC_EXT,
421d9b89460SFabio Estevam 		.vmode          = FB_VMODE_NONINTERLACED
422ca9d817aSFabio Estevam } }, {
423ca9d817aSFabio Estevam 	.bus	= 0,
424ca9d817aSFabio Estevam 	.addr	= 0,
425ca9d817aSFabio Estevam 	.pixfmt	= IPU_PIX_FMT_RGB24,
426ca9d817aSFabio Estevam 	.detect	= NULL,
427ca9d817aSFabio Estevam 	.enable	= enable_rgb,
428ca9d817aSFabio Estevam 	.mode	= {
429ca9d817aSFabio Estevam 		.name           = "SEIKO-WVGA",
430ca9d817aSFabio Estevam 		.refresh        = 60,
431ca9d817aSFabio Estevam 		.xres           = 800,
432ca9d817aSFabio Estevam 		.yres           = 480,
433ca9d817aSFabio Estevam 		.pixclock       = 29850,
434ca9d817aSFabio Estevam 		.left_margin    = 89,
435ca9d817aSFabio Estevam 		.right_margin   = 164,
436ca9d817aSFabio Estevam 		.upper_margin   = 23,
437ca9d817aSFabio Estevam 		.lower_margin   = 10,
438ca9d817aSFabio Estevam 		.hsync_len      = 10,
439ca9d817aSFabio Estevam 		.vsync_len      = 10,
440ca9d817aSFabio Estevam 		.sync           = 0,
441ca9d817aSFabio Estevam 		.vmode          = FB_VMODE_NONINTERLACED
442d9b89460SFabio Estevam } } };
443053b795eSEric Benard size_t display_count = ARRAY_SIZE(displays);
44458cc9787SPardeep Kumar Singla 
44558cc9787SPardeep Kumar Singla static void setup_display(void)
44658cc9787SPardeep Kumar Singla {
44758cc9787SPardeep Kumar Singla 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
448d9b89460SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
44958cc9787SPardeep Kumar Singla 	int reg;
45058cc9787SPardeep Kumar Singla 
451be4ab3ddSFabio Estevam 	/* Setup HSYNC, VSYNC, DISP_CLK for debugging purposes */
452be4ab3ddSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(di0_pads, ARRAY_SIZE(di0_pads));
453be4ab3ddSFabio Estevam 
45458cc9787SPardeep Kumar Singla 	enable_ipu_clock();
45558cc9787SPardeep Kumar Singla 	imx_setup_hdmi();
45658cc9787SPardeep Kumar Singla 
457d9b89460SFabio Estevam 	/* Turn on LDB0, LDB1, IPU,IPU DI0 clocks */
45812307437SLiu Ying 	reg = readl(&mxc_ccm->CCGR3);
459d9b89460SFabio Estevam 	reg |=  MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
460d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->CCGR3);
461d9b89460SFabio Estevam 
462d9b89460SFabio Estevam 	/* set LDB0, LDB1 clk select to 011/011 */
463d9b89460SFabio Estevam 	reg = readl(&mxc_ccm->cs2cdr);
464d9b89460SFabio Estevam 	reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
465d9b89460SFabio Estevam 		 | MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
466d9b89460SFabio Estevam 	reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
467d9b89460SFabio Estevam 	      | (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
468d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->cs2cdr);
469d9b89460SFabio Estevam 
470d9b89460SFabio Estevam 	reg = readl(&mxc_ccm->cscmr2);
471d9b89460SFabio Estevam 	reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
472d9b89460SFabio Estevam 	writel(reg, &mxc_ccm->cscmr2);
473d9b89460SFabio Estevam 
47458cc9787SPardeep Kumar Singla 	reg = readl(&mxc_ccm->chsccdr);
47558cc9787SPardeep Kumar Singla 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
47658cc9787SPardeep Kumar Singla 		<< MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
477d9b89460SFabio Estevam 	reg |= (CHSCCDR_CLK_SEL_LDB_DI0
478d9b89460SFabio Estevam 		<< MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
47958cc9787SPardeep Kumar Singla 	writel(reg, &mxc_ccm->chsccdr);
480d9b89460SFabio Estevam 
481d9b89460SFabio Estevam 	reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
482d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW
483d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
484d9b89460SFabio Estevam 	     | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
485d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
486d9b89460SFabio Estevam 	     | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
487d9b89460SFabio Estevam 	     | IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
488d9b89460SFabio Estevam 	     | IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED
489d9b89460SFabio Estevam 	     | IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0;
490d9b89460SFabio Estevam 	writel(reg, &iomux->gpr[2]);
491d9b89460SFabio Estevam 
492d9b89460SFabio Estevam 	reg = readl(&iomux->gpr[3]);
493d9b89460SFabio Estevam 	reg = (reg & ~(IOMUXC_GPR3_LVDS1_MUX_CTL_MASK
494d9b89460SFabio Estevam 			| IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
495d9b89460SFabio Estevam 	    | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
496d9b89460SFabio Estevam 	       << IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET);
497d9b89460SFabio Estevam 	writel(reg, &iomux->gpr[3]);
49858cc9787SPardeep Kumar Singla }
49958cc9787SPardeep Kumar Singla #endif /* CONFIG_VIDEO_IPUV3 */
50058cc9787SPardeep Kumar Singla 
50158cc9787SPardeep Kumar Singla /*
50258cc9787SPardeep Kumar Singla  * Do not overwrite the console
50358cc9787SPardeep Kumar Singla  * Use always serial for U-Boot console
50458cc9787SPardeep Kumar Singla  */
50558cc9787SPardeep Kumar Singla int overwrite_console(void)
50658cc9787SPardeep Kumar Singla {
50758cc9787SPardeep Kumar Singla 	return 1;
50858cc9787SPardeep Kumar Singla }
50958cc9787SPardeep Kumar Singla 
510c1747970SPierre Aubert int board_eth_init(bd_t *bis)
511c1747970SPierre Aubert {
512c1747970SPierre Aubert 	setup_iomux_enet();
513e919aa23SMarek Vasut 	setup_pcie();
514c1747970SPierre Aubert 
51592c707a5SFabio Estevam 	return cpu_eth_init(bis);
516c1747970SPierre Aubert }
517c1747970SPierre Aubert 
5185a3d63c5SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
5195a3d63c5SPeng Fan #define USB_OTHERREGS_OFFSET	0x800
5205a3d63c5SPeng Fan #define UCTRL_PWR_POL		(1 << 9)
5215a3d63c5SPeng Fan 
5225a3d63c5SPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
5235a3d63c5SPeng Fan 	MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
5245a3d63c5SPeng Fan 	MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
5255a3d63c5SPeng Fan };
5265a3d63c5SPeng Fan 
5275a3d63c5SPeng Fan static iomux_v3_cfg_t const usb_hc1_pads[] = {
5285a3d63c5SPeng Fan 	MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
5295a3d63c5SPeng Fan };
5305a3d63c5SPeng Fan 
5315a3d63c5SPeng Fan static void setup_usb(void)
5325a3d63c5SPeng Fan {
5335a3d63c5SPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
5345a3d63c5SPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
5355a3d63c5SPeng Fan 
5365a3d63c5SPeng Fan 	/*
5375a3d63c5SPeng Fan 	 * set daisy chain for otg_pin_id on 6q.
5385a3d63c5SPeng Fan 	 * for 6dl, this bit is reserved
5395a3d63c5SPeng Fan 	 */
5405a3d63c5SPeng Fan 	imx_iomux_set_gpr_register(1, 13, 1, 0);
5415a3d63c5SPeng Fan 
5425a3d63c5SPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_hc1_pads,
5435a3d63c5SPeng Fan 					 ARRAY_SIZE(usb_hc1_pads));
5445a3d63c5SPeng Fan }
5455a3d63c5SPeng Fan 
5465a3d63c5SPeng Fan int board_ehci_hcd_init(int port)
5475a3d63c5SPeng Fan {
5485a3d63c5SPeng Fan 	u32 *usbnc_usb_ctrl;
5495a3d63c5SPeng Fan 
5505a3d63c5SPeng Fan 	if (port > 1)
5515a3d63c5SPeng Fan 		return -EINVAL;
5525a3d63c5SPeng Fan 
5535a3d63c5SPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
5545a3d63c5SPeng Fan 				 port * 4);
5555a3d63c5SPeng Fan 
5565a3d63c5SPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
5575a3d63c5SPeng Fan 
5585a3d63c5SPeng Fan 	return 0;
5595a3d63c5SPeng Fan }
5605a3d63c5SPeng Fan 
5615a3d63c5SPeng Fan int board_ehci_power(int port, int on)
5625a3d63c5SPeng Fan {
5635a3d63c5SPeng Fan 	switch (port) {
5645a3d63c5SPeng Fan 	case 0:
5655a3d63c5SPeng Fan 		break;
5665a3d63c5SPeng Fan 	case 1:
5675a3d63c5SPeng Fan 		if (on)
5685a3d63c5SPeng Fan 			gpio_direction_output(IMX_GPIO_NR(1, 29), 1);
5695a3d63c5SPeng Fan 		else
5705a3d63c5SPeng Fan 			gpio_direction_output(IMX_GPIO_NR(1, 29), 0);
5715a3d63c5SPeng Fan 		break;
5725a3d63c5SPeng Fan 	default:
5735a3d63c5SPeng Fan 		printf("MXC USB port %d not yet supported\n", port);
5745a3d63c5SPeng Fan 		return -EINVAL;
5755a3d63c5SPeng Fan 	}
5765a3d63c5SPeng Fan 
5775a3d63c5SPeng Fan 	return 0;
5785a3d63c5SPeng Fan }
5795a3d63c5SPeng Fan #endif
5805a3d63c5SPeng Fan 
581c1747970SPierre Aubert int board_early_init_f(void)
582c1747970SPierre Aubert {
583c1747970SPierre Aubert 	setup_iomux_uart();
58458cc9787SPardeep Kumar Singla #if defined(CONFIG_VIDEO_IPUV3)
58558cc9787SPardeep Kumar Singla 	setup_display();
58658cc9787SPardeep Kumar Singla #endif
587c1747970SPierre Aubert 
588c1747970SPierre Aubert 	return 0;
589c1747970SPierre Aubert }
590c1747970SPierre Aubert 
591c1747970SPierre Aubert int board_init(void)
592c1747970SPierre Aubert {
593c1747970SPierre Aubert 	/* address of boot parameters */
594c1747970SPierre Aubert 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
595c1747970SPierre Aubert 
5968bfa9c69SFabio Estevam #ifdef CONFIG_MXC_SPI
5978bfa9c69SFabio Estevam 	setup_spi();
5988bfa9c69SFabio Estevam #endif
59966ca09fcSFabio Estevam 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
60066ca09fcSFabio Estevam 
6015a3d63c5SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
6025a3d63c5SPeng Fan 	setup_usb();
6035a3d63c5SPeng Fan #endif
6045a3d63c5SPeng Fan 
60566ca09fcSFabio Estevam 	return 0;
60666ca09fcSFabio Estevam }
60766ca09fcSFabio Estevam 
608f0fabb79SYe.Li int power_init_board(void)
60966ca09fcSFabio Estevam {
61066ca09fcSFabio Estevam 	struct pmic *p;
611e4b984d7SFabio Estevam 	unsigned int reg;
612e4b984d7SFabio Estevam 	int ret;
61366ca09fcSFabio Estevam 
614f0fabb79SYe.Li 	p = pfuze_common_init(I2C_PMIC);
615f0fabb79SYe.Li 	if (!p)
616f0fabb79SYe.Li 		return -ENODEV;
61766ca09fcSFabio Estevam 
618258c98f8SPeng Fan 	ret = pfuze_mode_init(p, APS_PFM);
619258c98f8SPeng Fan 	if (ret < 0)
620258c98f8SPeng Fan 		return ret;
621258c98f8SPeng Fan 
62266ca09fcSFabio Estevam 	/* Increase VGEN3 from 2.5 to 2.8V */
62366ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_VGEN3VOL, &reg);
624f0fabb79SYe.Li 	reg &= ~LDO_VOL_MASK;
625f0fabb79SYe.Li 	reg |= LDOB_2_80V;
62666ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
62766ca09fcSFabio Estevam 
62866ca09fcSFabio Estevam 	/* Increase VGEN5 from 2.8 to 3V */
62966ca09fcSFabio Estevam 	pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
630f0fabb79SYe.Li 	reg &= ~LDO_VOL_MASK;
631f0fabb79SYe.Li 	reg |= LDOB_3_00V;
63266ca09fcSFabio Estevam 	pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
63366ca09fcSFabio Estevam 
634c1747970SPierre Aubert 	return 0;
635c1747970SPierre Aubert }
636c1747970SPierre Aubert 
637155fa9afSNikita Kiryanov #ifdef CONFIG_MXC_SPI
638155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
639155fa9afSNikita Kiryanov {
640155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
641155fa9afSNikita Kiryanov }
642155fa9afSNikita Kiryanov #endif
643155fa9afSNikita Kiryanov 
644c1747970SPierre Aubert #ifdef CONFIG_CMD_BMODE
645c1747970SPierre Aubert static const struct boot_mode board_boot_modes[] = {
646c1747970SPierre Aubert 	/* 4 bit bus width */
647c1747970SPierre Aubert 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
648c1747970SPierre Aubert 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
649c1747970SPierre Aubert 	/* 8 bit bus width */
650214c3f0fSYe Li 	{"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
651c1747970SPierre Aubert 	{NULL,	 0},
652c1747970SPierre Aubert };
653c1747970SPierre Aubert #endif
654c1747970SPierre Aubert 
655c1747970SPierre Aubert int board_late_init(void)
656c1747970SPierre Aubert {
657c1747970SPierre Aubert #ifdef CONFIG_CMD_BMODE
658c1747970SPierre Aubert 	add_board_boot_modes(board_boot_modes);
659c1747970SPierre Aubert #endif
660e6fc8995SPeng Fan 
661e6fc8995SPeng Fan #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
662e6fc8995SPeng Fan 	setenv("board_name", "SABRESD");
663e6fc8995SPeng Fan 
664e469719cSPeng Fan 	if (is_mx6dqp())
665e469719cSPeng Fan 		setenv("board_rev", "MX6QP");
66683e13942SPeng Fan 	else if (is_mx6dq())
667e6fc8995SPeng Fan 		setenv("board_rev", "MX6Q");
66883e13942SPeng Fan 	else if (is_mx6sdl())
669e6fc8995SPeng Fan 		setenv("board_rev", "MX6DL");
670e6fc8995SPeng Fan #endif
671e6fc8995SPeng Fan 
672c1747970SPierre Aubert 	return 0;
673c1747970SPierre Aubert }
674c1747970SPierre Aubert 
675c1747970SPierre Aubert int checkboard(void)
676c1747970SPierre Aubert {
677c1747970SPierre Aubert 	puts("Board: MX6-SabreSD\n");
678c1747970SPierre Aubert 	return 0;
679c1747970SPierre Aubert }
68075f2ba42SJohn Tobias 
68175f2ba42SJohn Tobias #ifdef CONFIG_SPL_BUILD
68275f2ba42SJohn Tobias #include <spl.h>
68375f2ba42SJohn Tobias #include <libfdt.h>
68475f2ba42SJohn Tobias 
68575f2ba42SJohn Tobias const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
68675f2ba42SJohn Tobias 	.dram_sdclk_0 =  0x00020030,
68775f2ba42SJohn Tobias 	.dram_sdclk_1 =  0x00020030,
68875f2ba42SJohn Tobias 	.dram_cas =  0x00020030,
68975f2ba42SJohn Tobias 	.dram_ras =  0x00020030,
69075f2ba42SJohn Tobias 	.dram_reset =  0x00020030,
69175f2ba42SJohn Tobias 	.dram_sdcke0 =  0x00003000,
69275f2ba42SJohn Tobias 	.dram_sdcke1 =  0x00003000,
69375f2ba42SJohn Tobias 	.dram_sdba2 =  0x00000000,
69475f2ba42SJohn Tobias 	.dram_sdodt0 =  0x00003030,
69575f2ba42SJohn Tobias 	.dram_sdodt1 =  0x00003030,
69675f2ba42SJohn Tobias 	.dram_sdqs0 =  0x00000030,
69775f2ba42SJohn Tobias 	.dram_sdqs1 =  0x00000030,
69875f2ba42SJohn Tobias 	.dram_sdqs2 =  0x00000030,
69975f2ba42SJohn Tobias 	.dram_sdqs3 =  0x00000030,
70075f2ba42SJohn Tobias 	.dram_sdqs4 =  0x00000030,
70175f2ba42SJohn Tobias 	.dram_sdqs5 =  0x00000030,
70275f2ba42SJohn Tobias 	.dram_sdqs6 =  0x00000030,
70375f2ba42SJohn Tobias 	.dram_sdqs7 =  0x00000030,
70475f2ba42SJohn Tobias 	.dram_dqm0 =  0x00020030,
70575f2ba42SJohn Tobias 	.dram_dqm1 =  0x00020030,
70675f2ba42SJohn Tobias 	.dram_dqm2 =  0x00020030,
70775f2ba42SJohn Tobias 	.dram_dqm3 =  0x00020030,
70875f2ba42SJohn Tobias 	.dram_dqm4 =  0x00020030,
70975f2ba42SJohn Tobias 	.dram_dqm5 =  0x00020030,
71075f2ba42SJohn Tobias 	.dram_dqm6 =  0x00020030,
71175f2ba42SJohn Tobias 	.dram_dqm7 =  0x00020030,
71275f2ba42SJohn Tobias };
71375f2ba42SJohn Tobias 
714e469719cSPeng Fan const struct mx6dq_iomux_ddr_regs mx6dqp_ddr_ioregs = {
715e469719cSPeng Fan 	.dram_sdclk_0 =  0x00000030,
716e469719cSPeng Fan 	.dram_sdclk_1 =  0x00000030,
717e469719cSPeng Fan 	.dram_cas =  0x00000030,
718e469719cSPeng Fan 	.dram_ras =  0x00000030,
719e469719cSPeng Fan 	.dram_reset =  0x00000030,
720e469719cSPeng Fan 	.dram_sdcke0 =  0x00003000,
721e469719cSPeng Fan 	.dram_sdcke1 =  0x00003000,
722e469719cSPeng Fan 	.dram_sdba2 =  0x00000000,
723e469719cSPeng Fan 	.dram_sdodt0 =  0x00003030,
724e469719cSPeng Fan 	.dram_sdodt1 =  0x00003030,
725e469719cSPeng Fan 	.dram_sdqs0 =  0x00000030,
726e469719cSPeng Fan 	.dram_sdqs1 =  0x00000030,
727e469719cSPeng Fan 	.dram_sdqs2 =  0x00000030,
728e469719cSPeng Fan 	.dram_sdqs3 =  0x00000030,
729e469719cSPeng Fan 	.dram_sdqs4 =  0x00000030,
730e469719cSPeng Fan 	.dram_sdqs5 =  0x00000030,
731e469719cSPeng Fan 	.dram_sdqs6 =  0x00000030,
732e469719cSPeng Fan 	.dram_sdqs7 =  0x00000030,
733e469719cSPeng Fan 	.dram_dqm0 =  0x00000030,
734e469719cSPeng Fan 	.dram_dqm1 =  0x00000030,
735e469719cSPeng Fan 	.dram_dqm2 =  0x00000030,
736e469719cSPeng Fan 	.dram_dqm3 =  0x00000030,
737e469719cSPeng Fan 	.dram_dqm4 =  0x00000030,
738e469719cSPeng Fan 	.dram_dqm5 =  0x00000030,
739e469719cSPeng Fan 	.dram_dqm6 =  0x00000030,
740e469719cSPeng Fan 	.dram_dqm7 =  0x00000030,
741e469719cSPeng Fan };
742e469719cSPeng Fan 
74375f2ba42SJohn Tobias const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
74475f2ba42SJohn Tobias 	.grp_ddr_type =  0x000C0000,
74575f2ba42SJohn Tobias 	.grp_ddrmode_ctl =  0x00020000,
74675f2ba42SJohn Tobias 	.grp_ddrpke =  0x00000000,
74775f2ba42SJohn Tobias 	.grp_addds =  0x00000030,
74875f2ba42SJohn Tobias 	.grp_ctlds =  0x00000030,
74975f2ba42SJohn Tobias 	.grp_ddrmode =  0x00020000,
75075f2ba42SJohn Tobias 	.grp_b0ds =  0x00000030,
75175f2ba42SJohn Tobias 	.grp_b1ds =  0x00000030,
75275f2ba42SJohn Tobias 	.grp_b2ds =  0x00000030,
75375f2ba42SJohn Tobias 	.grp_b3ds =  0x00000030,
75475f2ba42SJohn Tobias 	.grp_b4ds =  0x00000030,
75575f2ba42SJohn Tobias 	.grp_b5ds =  0x00000030,
75675f2ba42SJohn Tobias 	.grp_b6ds =  0x00000030,
75775f2ba42SJohn Tobias 	.grp_b7ds =  0x00000030,
75875f2ba42SJohn Tobias };
75975f2ba42SJohn Tobias 
76075f2ba42SJohn Tobias const struct mx6_mmdc_calibration mx6_mmcd_calib = {
76175f2ba42SJohn Tobias 	.p0_mpwldectrl0 =  0x001F001F,
76275f2ba42SJohn Tobias 	.p0_mpwldectrl1 =  0x001F001F,
76375f2ba42SJohn Tobias 	.p1_mpwldectrl0 =  0x00440044,
76475f2ba42SJohn Tobias 	.p1_mpwldectrl1 =  0x00440044,
76575f2ba42SJohn Tobias 	.p0_mpdgctrl0 =  0x434B0350,
76675f2ba42SJohn Tobias 	.p0_mpdgctrl1 =  0x034C0359,
76775f2ba42SJohn Tobias 	.p1_mpdgctrl0 =  0x434B0350,
76875f2ba42SJohn Tobias 	.p1_mpdgctrl1 =  0x03650348,
76975f2ba42SJohn Tobias 	.p0_mprddlctl =  0x4436383B,
77075f2ba42SJohn Tobias 	.p1_mprddlctl =  0x39393341,
77175f2ba42SJohn Tobias 	.p0_mpwrdlctl =  0x35373933,
77275f2ba42SJohn Tobias 	.p1_mpwrdlctl =  0x48254A36,
77375f2ba42SJohn Tobias };
77475f2ba42SJohn Tobias 
775e469719cSPeng Fan const struct mx6_mmdc_calibration mx6dqp_mmcd_calib = {
776e469719cSPeng Fan 	.p0_mpwldectrl0 =  0x001B001E,
777e469719cSPeng Fan 	.p0_mpwldectrl1 =  0x002E0029,
778e469719cSPeng Fan 	.p1_mpwldectrl0 =  0x001B002A,
779e469719cSPeng Fan 	.p1_mpwldectrl1 =  0x0019002C,
780e469719cSPeng Fan 	.p0_mpdgctrl0 =  0x43240334,
781e469719cSPeng Fan 	.p0_mpdgctrl1 =  0x0324031A,
782e469719cSPeng Fan 	.p1_mpdgctrl0 =  0x43340344,
783e469719cSPeng Fan 	.p1_mpdgctrl1 =  0x03280276,
784e469719cSPeng Fan 	.p0_mprddlctl =  0x44383A3E,
785e469719cSPeng Fan 	.p1_mprddlctl =  0x3C3C3846,
786e469719cSPeng Fan 	.p0_mpwrdlctl =  0x2E303230,
787e469719cSPeng Fan 	.p1_mpwrdlctl =  0x38283E34,
788e469719cSPeng Fan };
789e469719cSPeng Fan 
790407be42dSFabio Estevam /* MT41K128M16JT-125 */
79175f2ba42SJohn Tobias static struct mx6_ddr3_cfg mem_ddr = {
79275f2ba42SJohn Tobias 	.mem_speed = 1600,
793407be42dSFabio Estevam 	.density = 2,
794407be42dSFabio Estevam 	.width = 16,
79575f2ba42SJohn Tobias 	.banks = 8,
79675f2ba42SJohn Tobias 	.rowaddr = 14,
79775f2ba42SJohn Tobias 	.coladdr = 10,
79875f2ba42SJohn Tobias 	.pagesz = 2,
79975f2ba42SJohn Tobias 	.trcd = 1375,
80075f2ba42SJohn Tobias 	.trcmin = 4875,
80175f2ba42SJohn Tobias 	.trasmin = 3500,
80275f2ba42SJohn Tobias };
80375f2ba42SJohn Tobias 
8046e9b6bb5SFabio Estevam static void ccgr_init(void)
8056e9b6bb5SFabio Estevam {
8066e9b6bb5SFabio Estevam 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
8076e9b6bb5SFabio Estevam 
8086e9b6bb5SFabio Estevam 	writel(0x00C03F3F, &ccm->CCGR0);
8096e9b6bb5SFabio Estevam 	writel(0x0030FC03, &ccm->CCGR1);
8106e9b6bb5SFabio Estevam 	writel(0x0FFFC000, &ccm->CCGR2);
8116e9b6bb5SFabio Estevam 	writel(0x3FF00000, &ccm->CCGR3);
8126e9b6bb5SFabio Estevam 	writel(0x00FFF300, &ccm->CCGR4);
8136e9b6bb5SFabio Estevam 	writel(0x0F0000C3, &ccm->CCGR5);
8146e9b6bb5SFabio Estevam 	writel(0x000003FF, &ccm->CCGR6);
8156e9b6bb5SFabio Estevam }
8166e9b6bb5SFabio Estevam 
8176e9b6bb5SFabio Estevam static void gpr_init(void)
8186e9b6bb5SFabio Estevam {
8196e9b6bb5SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
8206e9b6bb5SFabio Estevam 
8216e9b6bb5SFabio Estevam 	/* enable AXI cache for VDOA/VPU/IPU */
8226e9b6bb5SFabio Estevam 	writel(0xF00000CF, &iomux->gpr[4]);
823e469719cSPeng Fan 	if (is_mx6dqp()) {
824e469719cSPeng Fan 		/* set IPU AXI-id1 Qos=0x1 AXI-id0/2/3 Qos=0x7 */
825e469719cSPeng Fan 		writel(0x007F007F, &iomux->gpr[6]);
826e469719cSPeng Fan 		writel(0x007F007F, &iomux->gpr[7]);
827e469719cSPeng Fan 	} else {
8286e9b6bb5SFabio Estevam 		/* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
8296e9b6bb5SFabio Estevam 		writel(0x007F007F, &iomux->gpr[6]);
8306e9b6bb5SFabio Estevam 		writel(0x007F007F, &iomux->gpr[7]);
8316e9b6bb5SFabio Estevam 	}
832e469719cSPeng Fan }
8336e9b6bb5SFabio Estevam 
83475f2ba42SJohn Tobias /*
835c9c41d0eSFabio Estevam  * This section requires the differentiation between iMX6 Sabre boards, but
836c9c41d0eSFabio Estevam  * for now, it will configure only for the mx6q variant.
83775f2ba42SJohn Tobias  */
83875f2ba42SJohn Tobias static void spl_dram_init(void)
83975f2ba42SJohn Tobias {
84075f2ba42SJohn Tobias 	struct mx6_ddr_sysinfo sysinfo = {
84175f2ba42SJohn Tobias 		/* width of data bus:0=16,1=32,2=64 */
842407be42dSFabio Estevam 		.dsize = 2,
84375f2ba42SJohn Tobias 		/* config for full 4GB range so that get_mem_size() works */
84475f2ba42SJohn Tobias 		.cs_density = 32, /* 32Gb per CS */
84575f2ba42SJohn Tobias 		/* single chip select */
84675f2ba42SJohn Tobias 		.ncs = 1,
84775f2ba42SJohn Tobias 		.cs1_mirror = 0,
84875f2ba42SJohn Tobias 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
84975f2ba42SJohn Tobias 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
85075f2ba42SJohn Tobias 		.walat = 1,	/* Write additional latency */
85175f2ba42SJohn Tobias 		.ralat = 5,	/* Read additional latency */
85275f2ba42SJohn Tobias 		.mif3_mode = 3,	/* Command prediction working mode */
85375f2ba42SJohn Tobias 		.bi_on = 1,	/* Bank interleaving enabled */
85475f2ba42SJohn Tobias 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
85575f2ba42SJohn Tobias 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
856f2ff8343SPeng Fan 		.ddr_type = DDR_TYPE_DDR3,
85775f2ba42SJohn Tobias 	};
85875f2ba42SJohn Tobias 
859e469719cSPeng Fan 	if (is_mx6dqp()) {
860e469719cSPeng Fan 		mx6dq_dram_iocfg(64, &mx6dqp_ddr_ioregs, &mx6_grp_ioregs);
861e469719cSPeng Fan 		mx6_dram_cfg(&sysinfo, &mx6dqp_mmcd_calib, &mem_ddr);
862e469719cSPeng Fan 	} else {
863407be42dSFabio Estevam 		mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
86475f2ba42SJohn Tobias 		mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
86575f2ba42SJohn Tobias 	}
866e469719cSPeng Fan }
86775f2ba42SJohn Tobias 
86875f2ba42SJohn Tobias void board_init_f(ulong dummy)
86975f2ba42SJohn Tobias {
87075f2ba42SJohn Tobias 	/* setup AIPS and disable watchdog */
87175f2ba42SJohn Tobias 	arch_cpu_init();
87275f2ba42SJohn Tobias 
8736e9b6bb5SFabio Estevam 	ccgr_init();
8746e9b6bb5SFabio Estevam 	gpr_init();
8756e9b6bb5SFabio Estevam 
87675f2ba42SJohn Tobias 	/* iomux and setup of i2c */
87775f2ba42SJohn Tobias 	board_early_init_f();
87875f2ba42SJohn Tobias 
87975f2ba42SJohn Tobias 	/* setup GP timer */
88075f2ba42SJohn Tobias 	timer_init();
88175f2ba42SJohn Tobias 
88275f2ba42SJohn Tobias 	/* UART clocks enabled and gd valid - init serial console */
88375f2ba42SJohn Tobias 	preloader_console_init();
88475f2ba42SJohn Tobias 
88575f2ba42SJohn Tobias 	/* DDR initialization */
88675f2ba42SJohn Tobias 	spl_dram_init();
88775f2ba42SJohn Tobias 
88875f2ba42SJohn Tobias 	/* Clear the BSS. */
88975f2ba42SJohn Tobias 	memset(__bss_start, 0, __bss_end - __bss_start);
89075f2ba42SJohn Tobias 
89175f2ba42SJohn Tobias 	/* load/boot image from boot device */
89275f2ba42SJohn Tobias 	board_init_r(NULL, 0);
89375f2ba42SJohn Tobias }
89475f2ba42SJohn Tobias #endif
895