176d7f574SJason Liu /*
276d7f574SJason Liu * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
376d7f574SJason Liu *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
576d7f574SJason Liu */
676d7f574SJason Liu
776d7f574SJason Liu #include <common.h>
876d7f574SJason Liu #include <asm/io.h>
976d7f574SJason Liu #include <asm/arch/imx-regs.h>
10b47abc36SEric Nelson #include <asm/arch/mx6-pins.h>
11a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
121221ce45SMasahiro Yamada #include <linux/errno.h>
1376d7f574SJason Liu #include <asm/gpio.h>
14*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
1576d7f574SJason Liu #include <mmc.h>
1676d7f574SJason Liu #include <fsl_esdhc.h>
17473c6359SJason Liu #include <miiphy.h>
18473c6359SJason Liu #include <netdev.h>
19fb00bda7SPeng Fan #include <usb.h>
2076d7f574SJason Liu
2176d7f574SJason Liu DECLARE_GLOBAL_DATA_PTR;
2276d7f574SJason Liu
237e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
247e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
257e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
2676d7f574SJason Liu
277e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
287e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
297e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
3076d7f574SJason Liu
317e2173cfSBenoît Thébaudeau #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
327e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
33473c6359SJason Liu
dram_init(void)3476d7f574SJason Liu int dram_init(void)
3576d7f574SJason Liu {
36661139faSYe.Li #if defined(CONFIG_MX6DL) && !defined(CONFIG_MX6DL_LPDDR2) && \
37661139faSYe.Li defined(CONFIG_DDR_32BIT)
38661139faSYe.Li gd->ram_size = ((phys_size_t)CONFIG_DDR_MB * 1024 * 1024) / 2;
39661139faSYe.Li #else
40661139faSYe.Li gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
41661139faSYe.Li #endif
4276d7f574SJason Liu
4376d7f574SJason Liu return 0;
4476d7f574SJason Liu }
4576d7f574SJason Liu
466e142320SEric Nelson iomux_v3_cfg_t const uart4_pads[] = {
4710fda487SEric Nelson MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
4810fda487SEric Nelson MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
4976d7f574SJason Liu };
5076d7f574SJason Liu
516e142320SEric Nelson iomux_v3_cfg_t const usdhc3_pads[] = {
5210fda487SEric Nelson MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5310fda487SEric Nelson MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5410fda487SEric Nelson MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5510fda487SEric Nelson MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5610fda487SEric Nelson MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5710fda487SEric Nelson MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5810fda487SEric Nelson MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
5910fda487SEric Nelson MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6010fda487SEric Nelson MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6110fda487SEric Nelson MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6210fda487SEric Nelson MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
6376d7f574SJason Liu };
6476d7f574SJason Liu
656e142320SEric Nelson iomux_v3_cfg_t const usdhc4_pads[] = {
6610fda487SEric Nelson MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6710fda487SEric Nelson MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6810fda487SEric Nelson MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6910fda487SEric Nelson MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7010fda487SEric Nelson MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7110fda487SEric Nelson MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7210fda487SEric Nelson MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7310fda487SEric Nelson MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7410fda487SEric Nelson MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7510fda487SEric Nelson MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7676d7f574SJason Liu };
7776d7f574SJason Liu
786e142320SEric Nelson iomux_v3_cfg_t const enet_pads[] = {
79cfb8b9d3SEric Nelson MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
80cfb8b9d3SEric Nelson MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
8110fda487SEric Nelson MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
8210fda487SEric Nelson MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
8310fda487SEric Nelson MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
8410fda487SEric Nelson MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
8510fda487SEric Nelson MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86cfb8b9d3SEric Nelson MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
87cfb8b9d3SEric Nelson MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
8810fda487SEric Nelson MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
8910fda487SEric Nelson MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
9010fda487SEric Nelson MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
9110fda487SEric Nelson MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
9210fda487SEric Nelson MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
93cfb8b9d3SEric Nelson MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
94473c6359SJason Liu };
95473c6359SJason Liu
96473c6359SJason Liu
setup_iomux_uart(void)9776d7f574SJason Liu static void setup_iomux_uart(void)
9876d7f574SJason Liu {
9976d7f574SJason Liu imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
10076d7f574SJason Liu }
10176d7f574SJason Liu
setup_iomux_enet(void)102473c6359SJason Liu static void setup_iomux_enet(void)
103473c6359SJason Liu {
104473c6359SJason Liu imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
105473c6359SJason Liu }
106473c6359SJason Liu
10776d7f574SJason Liu #ifdef CONFIG_FSL_ESDHC
10876d7f574SJason Liu struct fsl_esdhc_cfg usdhc_cfg[2] = {
10916e43f35SBenoît Thébaudeau {USDHC3_BASE_ADDR},
11016e43f35SBenoît Thébaudeau {USDHC4_BASE_ADDR},
11176d7f574SJason Liu };
11276d7f574SJason Liu
board_mmc_get_env_dev(int devno)113fb0d0428SPeng Fan int board_mmc_get_env_dev(int devno)
114fb0d0428SPeng Fan {
115fb0d0428SPeng Fan return devno - 2;
116fb0d0428SPeng Fan }
117fb0d0428SPeng Fan
board_mmc_getcd(struct mmc * mmc)118b125e7bdSStefano Babic int board_mmc_getcd(struct mmc *mmc)
11976d7f574SJason Liu {
12076d7f574SJason Liu struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
121b125e7bdSStefano Babic int ret;
12276d7f574SJason Liu
12376d7f574SJason Liu if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
124acbdea2eSAshok Kumar Reddy gpio_direction_input(IMX_GPIO_NR(6, 11));
125acbdea2eSAshok Kumar Reddy ret = !gpio_get_value(IMX_GPIO_NR(6, 11));
12676d7f574SJason Liu } else /* Don't have the CD GPIO pin on board */
127b125e7bdSStefano Babic ret = 1;
12876d7f574SJason Liu
129b125e7bdSStefano Babic return ret;
13076d7f574SJason Liu }
13176d7f574SJason Liu
board_mmc_init(bd_t * bis)13276d7f574SJason Liu int board_mmc_init(bd_t *bis)
13376d7f574SJason Liu {
134a49c44ddSFabio Estevam int ret;
13576d7f574SJason Liu u32 index = 0;
13676d7f574SJason Liu
137a2ac1b3aSBenoît Thébaudeau usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
138a2ac1b3aSBenoît Thébaudeau usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
139a2ac1b3aSBenoît Thébaudeau
14076d7f574SJason Liu for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
14176d7f574SJason Liu switch (index) {
14276d7f574SJason Liu case 0:
14376d7f574SJason Liu imx_iomux_v3_setup_multiple_pads(
14476d7f574SJason Liu usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
14576d7f574SJason Liu break;
14676d7f574SJason Liu case 1:
14776d7f574SJason Liu imx_iomux_v3_setup_multiple_pads(
14876d7f574SJason Liu usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
14976d7f574SJason Liu break;
15076d7f574SJason Liu default:
15176d7f574SJason Liu printf("Warning: you configured more USDHC controllers"
15276d7f574SJason Liu "(%d) then supported by the board (%d)\n",
15376d7f574SJason Liu index + 1, CONFIG_SYS_FSL_USDHC_NUM);
154a49c44ddSFabio Estevam return -EINVAL;
15576d7f574SJason Liu }
15676d7f574SJason Liu
157a49c44ddSFabio Estevam ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
158a49c44ddSFabio Estevam if (ret)
159a49c44ddSFabio Estevam return ret;
16076d7f574SJason Liu }
16176d7f574SJason Liu
162a49c44ddSFabio Estevam return 0;
16376d7f574SJason Liu }
16476d7f574SJason Liu #endif
16576d7f574SJason Liu
166473c6359SJason Liu #define MII_MMD_ACCESS_CTRL_REG 0xd
167473c6359SJason Liu #define MII_MMD_ACCESS_ADDR_DATA_REG 0xe
168473c6359SJason Liu #define MII_DBG_PORT_REG 0x1d
169473c6359SJason Liu #define MII_DBG_PORT2_REG 0x1e
170473c6359SJason Liu
fecmxc_mii_postcall(int phy)171473c6359SJason Liu int fecmxc_mii_postcall(int phy)
172473c6359SJason Liu {
173473c6359SJason Liu unsigned short val;
174473c6359SJason Liu
175473c6359SJason Liu /*
176473c6359SJason Liu * Due to the i.MX6Q Armadillo2 board HW design,there is
177473c6359SJason Liu * no 125Mhz clock input from SOC. In order to use RGMII,
178473c6359SJason Liu * We need enable AR8031 ouput a 125MHz clk from CLK_25M
179473c6359SJason Liu */
180473c6359SJason Liu miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7);
181473c6359SJason Liu miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016);
182473c6359SJason Liu miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007);
183473c6359SJason Liu miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val);
184473c6359SJason Liu val &= 0xffe3;
185473c6359SJason Liu val |= 0x18;
186473c6359SJason Liu miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val);
187473c6359SJason Liu
188473c6359SJason Liu /* For the RGMII phy, we need enable tx clock delay */
189473c6359SJason Liu miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5);
190473c6359SJason Liu miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val);
191473c6359SJason Liu val |= 0x0100;
192473c6359SJason Liu miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val);
193473c6359SJason Liu
194473c6359SJason Liu miiphy_write("FEC", phy, MII_BMCR, 0xa100);
195473c6359SJason Liu
196473c6359SJason Liu return 0;
197473c6359SJason Liu }
198473c6359SJason Liu
board_eth_init(bd_t * bis)199473c6359SJason Liu int board_eth_init(bd_t *bis)
200473c6359SJason Liu {
201473c6359SJason Liu struct eth_device *dev;
2021037dc0aSFabio Estevam int ret = cpu_eth_init(bis);
203473c6359SJason Liu
2041037dc0aSFabio Estevam if (ret)
205473c6359SJason Liu return ret;
206473c6359SJason Liu
207473c6359SJason Liu dev = eth_get_dev_by_name("FEC");
208473c6359SJason Liu if (!dev) {
209473c6359SJason Liu printf("FEC MXC: Unable to get FEC device entry\n");
210473c6359SJason Liu return -EINVAL;
211473c6359SJason Liu }
212473c6359SJason Liu
213473c6359SJason Liu ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
214473c6359SJason Liu if (ret) {
215473c6359SJason Liu printf("FEC MXC: Unable to register FEC mii postcall\n");
216473c6359SJason Liu return ret;
217473c6359SJason Liu }
218473c6359SJason Liu
219473c6359SJason Liu return 0;
220473c6359SJason Liu }
221473c6359SJason Liu
222fb00bda7SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
223fb00bda7SPeng Fan #define USB_OTHERREGS_OFFSET 0x800
224fb00bda7SPeng Fan #define UCTRL_PWR_POL (1 << 9)
225fb00bda7SPeng Fan
226fb00bda7SPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
227fb00bda7SPeng Fan MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
228fb00bda7SPeng Fan MX6_PAD_GPIO_1__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
229fb00bda7SPeng Fan };
230fb00bda7SPeng Fan
setup_usb(void)231fb00bda7SPeng Fan static void setup_usb(void)
232fb00bda7SPeng Fan {
233fb00bda7SPeng Fan imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
234fb00bda7SPeng Fan ARRAY_SIZE(usb_otg_pads));
235fb00bda7SPeng Fan
236fb00bda7SPeng Fan /*
237fb00bda7SPeng Fan * set daisy chain for otg_pin_id on 6q.
238fb00bda7SPeng Fan * for 6dl, this bit is reserved
239fb00bda7SPeng Fan */
240fb00bda7SPeng Fan imx_iomux_set_gpr_register(1, 13, 1, 1);
241fb00bda7SPeng Fan }
242fb00bda7SPeng Fan
board_ehci_hcd_init(int port)243fb00bda7SPeng Fan int board_ehci_hcd_init(int port)
244fb00bda7SPeng Fan {
245fb00bda7SPeng Fan u32 *usbnc_usb_ctrl;
246fb00bda7SPeng Fan
247fb00bda7SPeng Fan if (port > 0)
248fb00bda7SPeng Fan return -EINVAL;
249fb00bda7SPeng Fan
250fb00bda7SPeng Fan usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
251fb00bda7SPeng Fan port * 4);
252fb00bda7SPeng Fan
253fb00bda7SPeng Fan setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
254fb00bda7SPeng Fan
255fb00bda7SPeng Fan return 0;
256fb00bda7SPeng Fan }
257fb00bda7SPeng Fan #endif
258fb00bda7SPeng Fan
board_early_init_f(void)25976d7f574SJason Liu int board_early_init_f(void)
26076d7f574SJason Liu {
26176d7f574SJason Liu setup_iomux_uart();
262473c6359SJason Liu setup_iomux_enet();
26376d7f574SJason Liu
26476d7f574SJason Liu return 0;
26576d7f574SJason Liu }
26676d7f574SJason Liu
board_init(void)26776d7f574SJason Liu int board_init(void)
26876d7f574SJason Liu {
26976d7f574SJason Liu /* address of boot parameters */
27076d7f574SJason Liu gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
27176d7f574SJason Liu
272fb00bda7SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
273fb00bda7SPeng Fan setup_usb();
274fb00bda7SPeng Fan #endif
275fb00bda7SPeng Fan
27676d7f574SJason Liu return 0;
27776d7f574SJason Liu }
27876d7f574SJason Liu
checkboard(void)27976d7f574SJason Liu int checkboard(void)
28076d7f574SJason Liu {
281b357503fSYe.Li #ifdef CONFIG_MX6DL
282b357503fSYe.Li puts("Board: MX6DL-Armadillo2\n");
283b357503fSYe.Li #else
28476d7f574SJason Liu puts("Board: MX6Q-Armadillo2\n");
285b357503fSYe.Li #endif
28676d7f574SJason Liu
28776d7f574SJason Liu return 0;
28876d7f574SJason Liu }
289