1b357503fSYe.Li/* 2b357503fSYe.Li * Copyright (C) 2014 Freescale Semiconductor, Inc. 3b357503fSYe.Li * Jason Liu <r64343@freescale.com> 4b357503fSYe.Li * 5b357503fSYe.Li * SPDX-License-Identifier: GPL-2.0+ 6b357503fSYe.Li * 7b357503fSYe.Li * Refer doc/README.imximage for more details about how-to configure 8b357503fSYe.Li * and create imximage boot image 9b357503fSYe.Li * 10b357503fSYe.Li * The syntax is taken as close as possible with the kwbimage 11b357503fSYe.Li */ 12b357503fSYe.Li 13b357503fSYe.Li/* image version */ 14b357503fSYe.LiIMAGE_VERSION 2 15b357503fSYe.Li 16b357503fSYe.Li/* 17b357503fSYe.Li * Boot Device : one of 18b357503fSYe.Li * spi, sd (the board has no nand neither onenand) 19b357503fSYe.Li */ 20b357503fSYe.LiBOOT_FROM sd 21b357503fSYe.Li 22b357503fSYe.Li/* 23b357503fSYe.Li * Device Configuration Data (DCD) 24b357503fSYe.Li * 25b357503fSYe.Li * Each entry must have the format: 26b357503fSYe.Li * Addr-type Address Value 27b357503fSYe.Li * 28b357503fSYe.Li * where: 29b357503fSYe.Li * Addr-type register length (1,2 or 4 bytes) 30b357503fSYe.Li * Address absolute address of the register 31b357503fSYe.Li * value value to be stored in the register 32b357503fSYe.Li */ 33661139faSYe.Li 34661139faSYe.Li 35661139faSYe.Li 36661139faSYe.Li#ifdef CONFIG_MX6DL_LPDDR2 37661139faSYe.Li 38661139faSYe.Li/* IOMUX SETTINGS */ 39661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0 */ 40661139faSYe.LiDATA 4 0x020E04bc 0x00003028 41661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1 */ 42661139faSYe.LiDATA 4 0x020E04c0 0x00003028 43661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2 */ 44661139faSYe.LiDATA 4 0x020E04c4 0x00003028 45661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3 */ 46661139faSYe.LiDATA 4 0x020E04c8 0x00003028 47661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4 */ 48661139faSYe.LiDATA 4 0x020E04cc 0x00003028 49661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5 */ 50661139faSYe.LiDATA 4 0x020E04d0 0x00003028 51661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6 */ 52661139faSYe.LiDATA 4 0x020E04d4 0x00003028 53661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7 */ 54661139faSYe.LiDATA 4 0x020E04d8 0x00003028 55661139faSYe.Li 56661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 */ 57661139faSYe.LiDATA 4 0x020E0470 0x00000038 58661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 */ 59661139faSYe.LiDATA 4 0x020E0474 0x00000038 60661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 */ 61661139faSYe.LiDATA 4 0x020E0478 0x00000038 62661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 */ 63661139faSYe.LiDATA 4 0x020E047c 0x00000038 64661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 */ 65661139faSYe.LiDATA 4 0x020E0480 0x00000038 66661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 */ 67661139faSYe.LiDATA 4 0x020E0484 0x00000038 68661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 */ 69661139faSYe.LiDATA 4 0x020E0488 0x00000038 70661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 */ 71661139faSYe.LiDATA 4 0x020E048c 0x00000038 72661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS */ 73661139faSYe.LiDATA 4 0x020E0464 0x00000038 74661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS */ 75661139faSYe.LiDATA 4 0x020E0490 0x00000038 76661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_0 */ 77661139faSYe.LiDATA 4 0x020E04ac 0x00000038 78661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_1 */ 79661139faSYe.LiDATA 4 0x020E04b0 0x00000038 80661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET */ 81661139faSYe.LiDATA 4 0x020E0494 0x00000038 82661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 */ 83661139faSYe.LiDATA 4 0x020E04a4 0x00000038 84661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 */ 85661139faSYe.LiDATA 4 0x020E04a8 0x00000038 86661139faSYe.Li/* 87661139faSYe.Li * IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 88661139faSYe.Li * DSE can be configured using Group Control Register: 89661139faSYe.Li * IOMUXC_SW_PAD_CTL_GRP_CTLDS 90661139faSYe.Li */ 91661139faSYe.LiDATA 4 0x020E04a0 0x00000000 92661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT0 */ 93661139faSYe.LiDATA 4 0x020E04b4 0x00000038 94661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT1 */ 95661139faSYe.LiDATA 4 0x020E04b8 0x00000038 96661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B0DS */ 97661139faSYe.LiDATA 4 0x020E0764 0x00000038 98661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B1DS */ 99661139faSYe.LiDATA 4 0x020E0770 0x00000038 100661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B2DS */ 101661139faSYe.LiDATA 4 0x020E0778 0x00000038 102661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B3DS */ 103661139faSYe.LiDATA 4 0x020E077c 0x00000038 104661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B4DS */ 105661139faSYe.LiDATA 4 0x020E0780 0x00000038 106661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B5DS */ 107661139faSYe.LiDATA 4 0x020E0784 0x00000038 108661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B6DS */ 109661139faSYe.LiDATA 4 0x020E078c 0x00000038 110661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B7DS */ 111661139faSYe.LiDATA 4 0x020E0748 0x00000038 112661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_ADDDS */ 113661139faSYe.LiDATA 4 0x020E074c 0x00000038 114661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_CTLDS */ 115661139faSYe.LiDATA 4 0x020E076c 0x00000038 116661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL */ 117661139faSYe.LiDATA 4 0x020E0750 0x00020000 118661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRPKE */ 119661139faSYe.LiDATA 4 0x020E0754 0x00000000 120661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE */ 121661139faSYe.LiDATA 4 0x020E0760 0x00020000 122661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE */ 123661139faSYe.LiDATA 4 0x020E0774 0x00080000 124661139faSYe.Li 125661139faSYe.Li/* 126661139faSYe.Li * DDR Controller Registers 127661139faSYe.Li * 128661139faSYe.Li * Manufacturer: Mocron 129661139faSYe.Li * Device Part Number: MT42L64M64D2KH-18 130661139faSYe.Li * Clock Freq.: 528MHz 131661139faSYe.Li * MMDC channels: Both MMDC0, MMDC1 132661139faSYe.Li *Density per CS in Gb: 256M 133661139faSYe.Li * Chip Selects used: 2 134661139faSYe.Li * Number of Banks: 8 135661139faSYe.Li * Row address: 14 136661139faSYe.Li * Column address: 9 137661139faSYe.Li * Data bus width 32 138661139faSYe.Li */ 139661139faSYe.Li 140661139faSYe.Li/* MMDC_P0_BASE_ADDR = 0x021b0000 */ 141661139faSYe.Li/* MMDC_P1_BASE_ADDR = 0x021b4000 */ 142661139faSYe.Li 143661139faSYe.Li/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */ 144661139faSYe.LiDATA 4 0x021b001c 0x00008000 145661139faSYe.Li 146661139faSYe.Li/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */ 147661139faSYe.LiDATA 4 0x021b401c 0x00008000 148661139faSYe.Li 149661139faSYe.Li/*LPDDR2 ZQ params */ 150661139faSYe.LiDATA 4 0x021b085c 0x1b5f01ff 151661139faSYe.LiDATA 4 0x021b485c 0x1b5f01ff 152661139faSYe.Li 153661139faSYe.Li/* Calibration setup. */ 154661139faSYe.Li/* DDR_PHY_P0_MPZQHWCTRL, enable on time ZQ calibration */ 155661139faSYe.LiDATA 4 0x021b0800 0xa1390003 156661139faSYe.Li 157661139faSYe.Li/*ca bus abs delay */ 158661139faSYe.LiDATA 4 0x021b0890 0x00400000 159661139faSYe.Li/*ca bus abs delay */ 160661139faSYe.LiDATA 4 0x021b4890 0x00400000 161661139faSYe.Li/* values of 20,40,50,60,7f tried. no difference seen */ 162661139faSYe.Li 163661139faSYe.Li/* DDR_PHY_P1_MPWRCADL */ 164661139faSYe.LiDATA 4 0x021b48bc 0x00055555 165661139faSYe.Li 166661139faSYe.Li/*frc_msr.*/ 167661139faSYe.LiDATA 4 0x021b08b8 0x00000800 168661139faSYe.Li/*frc_msr.*/ 169661139faSYe.LiDATA 4 0x021b48b8 0x00000800 170661139faSYe.Li 171661139faSYe.Li/* DDR_PHY_P0_MPREDQBY0DL3 */ 172661139faSYe.LiDATA 4 0x021b081c 0x33333333 173661139faSYe.Li/* DDR_PHY_P0_MPREDQBY1DL3 */ 174661139faSYe.LiDATA 4 0x021b0820 0x33333333 175661139faSYe.Li/* DDR_PHY_P0_MPREDQBY2DL3 */ 176661139faSYe.LiDATA 4 0x021b0824 0x33333333 177661139faSYe.Li/* DDR_PHY_P0_MPREDQBY3DL3 */ 178661139faSYe.LiDATA 4 0x021b0828 0x33333333 179661139faSYe.Li/* DDR_PHY_P1_MPREDQBY0DL3 */ 180661139faSYe.LiDATA 4 0x021b481c 0x33333333 181661139faSYe.Li/* DDR_PHY_P1_MPREDQBY1DL3 */ 182661139faSYe.LiDATA 4 0x021b4820 0x33333333 183661139faSYe.Li/* DDR_PHY_P1_MPREDQBY2DL3 */ 184661139faSYe.LiDATA 4 0x021b4824 0x33333333 185661139faSYe.Li/* DDR_PHY_P1_MPREDQBY3DL3 */ 186661139faSYe.LiDATA 4 0x021b4828 0x33333333 187661139faSYe.Li 188661139faSYe.Li/* 189661139faSYe.Li * Read and write data delay, per byte. 190661139faSYe.Li * For optimized DDR operation it is recommended to run mmdc_calibration 191661139faSYe.Li * on your board, and replace 4 delay register assigns with resulted values 192661139faSYe.Li * Note: 193661139faSYe.Li * a. DQS gating is not relevant for LPDDR2. DSQ gating calibration section 194661139faSYe.Li * should be skipped, or the write/read calibration comming after that 195661139faSYe.Li * will stall 196661139faSYe.Li * b. The calibration code that runs for both MMDC0 & MMDC1 should be used. 197661139faSYe.Li */ 198661139faSYe.Li 199661139faSYe.LiDATA 4 0x021b0848 0x4b4b524f 200661139faSYe.LiDATA 4 0x021b4848 0x494f4c44 201661139faSYe.Li 202661139faSYe.LiDATA 4 0x021b0850 0x3c3d303c 203661139faSYe.LiDATA 4 0x021b4850 0x3c343d38 204661139faSYe.Li 205661139faSYe.Li/*dqs gating dis */ 206661139faSYe.LiDATA 4 0x021b083c 0x20000000 207661139faSYe.LiDATA 4 0x021b0840 0x0 208661139faSYe.LiDATA 4 0x021b483c 0x20000000 209661139faSYe.LiDATA 4 0x021b4840 0x0 210661139faSYe.Li 211661139faSYe.Li/*clk delay */ 212661139faSYe.LiDATA 4 0x021b0858 0xa00 213661139faSYe.Li/*clk delay */ 214661139faSYe.LiDATA 4 0x021b4858 0xa00 215661139faSYe.Li 216661139faSYe.Li/*frc_msr */ 217661139faSYe.LiDATA 4 0x021b08b8 0x00000800 218661139faSYe.Li/*frc_msr */ 219661139faSYe.LiDATA 4 0x021b48b8 0x00000800 220661139faSYe.Li/* Calibration setup end */ 221661139faSYe.Li 222661139faSYe.Li/* Channel0 - startng address 0x80000000 */ 223661139faSYe.Li/* MMDC0_MDCFG0 */ 224661139faSYe.LiDATA 4 0x021b000c 0x34386145 225661139faSYe.Li 226661139faSYe.Li/* MMDC0_MDPDC */ 227661139faSYe.LiDATA 4 0x021b0004 0x00020036 228661139faSYe.Li/* MMDC0_MDCFG1 */ 229661139faSYe.LiDATA 4 0x021b0010 0x00100c83 230661139faSYe.Li/* MMDC0_MDCFG2 */ 231661139faSYe.LiDATA 4 0x021b0014 0x000000Dc 232661139faSYe.Li/* MMDC0_MDMISC */ 233661139faSYe.LiDATA 4 0x021b0018 0x0000174C 234661139faSYe.Li/* MMDC0_MDRWD;*/ 235661139faSYe.LiDATA 4 0x021b002c 0x0f9f26d2 236661139faSYe.Li/* MMDC0_MDOR */ 237*2249b5a5STom RiniDATA 4 0x021b0030 0x009f0e10 238661139faSYe.Li/* MMDC0_MDCFG3LP */ 239661139faSYe.LiDATA 4 0x021b0038 0x00190778 240661139faSYe.Li/* MMDC0_MDOTC */ 241661139faSYe.LiDATA 4 0x021b0008 0x00000000 242661139faSYe.Li 243661139faSYe.Li/* CS0_END */ 244661139faSYe.LiDATA 4 0x021b0040 0x0000005f 245661139faSYe.Li/* ROC */ 246661139faSYe.LiDATA 4 0x021b0404 0x0000000f 247661139faSYe.Li 248661139faSYe.Li/* MMDC0_MDCTL */ 249661139faSYe.LiDATA 4 0x021b0000 0xc3010000 250661139faSYe.Li 251661139faSYe.Li/* Channel1 - starting address 0x10000000 */ 252661139faSYe.Li/* MMDC1_MDCFG0 */ 253661139faSYe.LiDATA 4 0x021b400c 0x34386145 254661139faSYe.Li 255661139faSYe.Li/* MMDC1_MDPDC */ 256661139faSYe.LiDATA 4 0x021b4004 0x00020036 257661139faSYe.Li/* MMDC1_MDCFG1 */ 258661139faSYe.LiDATA 4 0x021b4010 0x00100c83 259661139faSYe.Li/* MMDC1_MDCFG2 */ 260661139faSYe.LiDATA 4 0x021b4014 0x000000Dc 261661139faSYe.Li/* MMDC1_MDMISC */ 262661139faSYe.LiDATA 4 0x021b4018 0x0000174C 263661139faSYe.Li/* MMDC1_MDRWD;*/ 264661139faSYe.LiDATA 4 0x021b402c 0x0f9f26d2 265661139faSYe.Li/* MMDC1_MDOR */ 266*2249b5a5STom RiniDATA 4 0x021b4030 0x009f0e10 267661139faSYe.Li/* MMDC1_MDCFG3LP */ 268661139faSYe.LiDATA 4 0x021b4038 0x00190778 269661139faSYe.Li/* MMDC1_MDOTC */ 270661139faSYe.LiDATA 4 0x021b4008 0x00000000 271661139faSYe.Li 272661139faSYe.Li/* CS0_END */ 273661139faSYe.LiDATA 4 0x021b4040 0x0000003f 274661139faSYe.Li 275661139faSYe.Li/* MMDC1_MDCTL */ 276661139faSYe.LiDATA 4 0x021b4000 0xc3010000 277661139faSYe.Li 278661139faSYe.Li/* Channel0 : Configure DDR device:*/ 279661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */ 280661139faSYe.LiDATA 4 0x021b001c 0x003f8030 281661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */ 282661139faSYe.LiDATA 4 0x021b001c 0xff0a8030 283661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=1 MR_OP=a2 */ 284661139faSYe.LiDATA 4 0x021b001c 0xa2018030 285661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=2 MR_OP=6. tcl=8, tcwl=4 */ 286661139faSYe.LiDATA 4 0x021b001c 0x06028030 287661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=3 MR_OP=2.drive=240/6 */ 288661139faSYe.LiDATA 4 0x021b001c 0x01038030 289661139faSYe.Li 290661139faSYe.Li/* Channel1 : Configure DDR device:*/ 291661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */ 292661139faSYe.LiDATA 4 0x021b401c 0x003f8030 293661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */ 294661139faSYe.LiDATA 4 0x021b401c 0xff0a8030 295661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=1 MR_OP=a2 */ 296661139faSYe.LiDATA 4 0x021b401c 0xa2018030 297661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=2 MR_OP=6. tcl=8, tcwl=4 */ 298661139faSYe.LiDATA 4 0x021b401c 0x06028030 299661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=3 MR_OP=2.drive=240/6 */ 300661139faSYe.LiDATA 4 0x021b401c 0x01038030 301661139faSYe.Li 302661139faSYe.Li/* MMDC0_MDREF */ 303661139faSYe.LiDATA 4 0x021b0020 0x00005800 304661139faSYe.Li/* MMDC1_MDREF */ 305661139faSYe.LiDATA 4 0x021b4020 0x00005800 306661139faSYe.Li 307661139faSYe.Li/* DDR_PHY_P0_MPODTCTRL */ 308661139faSYe.LiDATA 4 0x021b0818 0x0 309661139faSYe.Li/* DDR_PHY_P1_MPODTCTRL */ 310661139faSYe.LiDATA 4 0x021b4818 0x0 311661139faSYe.Li 312661139faSYe.Li/* 313661139faSYe.Li * calibration values based on calibration compare of 0x00ffff00: 314661139faSYe.Li * Note, these calibration values are based on Freescale's board 315661139faSYe.Li * May need to run calibration on target board to fine tune these 316661139faSYe.Li */ 317661139faSYe.Li 318661139faSYe.Li/* DDR_PHY_P0_MPZQHWCTRL, enable automatic ZQ calibration */ 319661139faSYe.LiDATA 4 0x021b0800 0xa1310003 320661139faSYe.Li 321661139faSYe.Li/* DDR_PHY_P0_MPMUR0, frc_msr */ 322661139faSYe.LiDATA 4 0x021b08b8 0x00000800 323661139faSYe.Li/* DDR_PHY_P1_MPMUR0, frc_msr */ 324661139faSYe.LiDATA 4 0x021b48b8 0x00000800 325661139faSYe.Li 326661139faSYe.Li/* 327661139faSYe.Li * MMDC0_MDSCR, clear this register 328661139faSYe.Li * (especially the configuration bit as initialization is complete) 329661139faSYe.Li */ 330661139faSYe.LiDATA 4 0x021b001c 0x00000000 331661139faSYe.Li/* 332661139faSYe.Li * MMDC0_MDSCR, clear this register 333661139faSYe.Li * (especially the configuration bit as initialization is complete) 334661139faSYe.Li */ 335661139faSYe.LiDATA 4 0x021b401c 0x00000000 336661139faSYe.Li 337661139faSYe.LiDATA 4 0x020c4068 0x00C03F3F 338661139faSYe.LiDATA 4 0x020c406c 0x0030FC03 339661139faSYe.LiDATA 4 0x020c4070 0x0FFFC000 340661139faSYe.LiDATA 4 0x020c4074 0x3FF00000 341661139faSYe.LiDATA 4 0x020c4078 0x00FFF300 342661139faSYe.LiDATA 4 0x020c407c 0x0F0000C3 343661139faSYe.LiDATA 4 0x020c4080 0x000003FF 344661139faSYe.Li 345661139faSYe.LiDATA 4 0x020e0010 0xF00000CF 346661139faSYe.LiDATA 4 0x020e0018 0x007F007F 347661139faSYe.LiDATA 4 0x020e001c 0x007F007F 348661139faSYe.Li 349661139faSYe.Li#else /* CONFIG_MX6DL_LPDDR2 */ 350661139faSYe.Li 351b357503fSYe.LiDATA 4 0x020e0798 0x000c0000 352b357503fSYe.LiDATA 4 0x020e0758 0x00000000 353b357503fSYe.LiDATA 4 0x020e0588 0x00000030 354b357503fSYe.LiDATA 4 0x020e0594 0x00000030 355b357503fSYe.LiDATA 4 0x020e056c 0x00000030 356b357503fSYe.LiDATA 4 0x020e0578 0x00000030 357b357503fSYe.LiDATA 4 0x020e074c 0x00000030 358b357503fSYe.LiDATA 4 0x020e057c 0x00000030 359b357503fSYe.LiDATA 4 0x020e0590 0x00003000 360b357503fSYe.LiDATA 4 0x020e0598 0x00003000 361b357503fSYe.LiDATA 4 0x020e058c 0x00000000 362b357503fSYe.LiDATA 4 0x020e059c 0x00003030 363b357503fSYe.LiDATA 4 0x020e05a0 0x00003030 364b357503fSYe.LiDATA 4 0x020e078c 0x00000030 365b357503fSYe.LiDATA 4 0x020e0750 0x00020000 366b357503fSYe.LiDATA 4 0x020e05a8 0x00000030 367b357503fSYe.LiDATA 4 0x020e05b0 0x00000030 368b357503fSYe.LiDATA 4 0x020e0524 0x00000030 369b357503fSYe.LiDATA 4 0x020e051c 0x00000030 370b357503fSYe.LiDATA 4 0x020e0518 0x00000030 371b357503fSYe.LiDATA 4 0x020e050c 0x00000030 372b357503fSYe.LiDATA 4 0x020e05b8 0x00000030 373b357503fSYe.LiDATA 4 0x020e05c0 0x00000030 374b357503fSYe.LiDATA 4 0x020e0774 0x00020000 375b357503fSYe.LiDATA 4 0x020e0784 0x00000030 376b357503fSYe.LiDATA 4 0x020e0788 0x00000030 377b357503fSYe.LiDATA 4 0x020e0794 0x00000030 378b357503fSYe.LiDATA 4 0x020e079c 0x00000030 379b357503fSYe.LiDATA 4 0x020e07a0 0x00000030 380b357503fSYe.LiDATA 4 0x020e07a4 0x00000030 381b357503fSYe.LiDATA 4 0x020e07a8 0x00000030 382b357503fSYe.LiDATA 4 0x020e0748 0x00000030 383b357503fSYe.LiDATA 4 0x020e05ac 0x00000030 384b357503fSYe.LiDATA 4 0x020e05b4 0x00000030 385b357503fSYe.LiDATA 4 0x020e0528 0x00000030 386b357503fSYe.LiDATA 4 0x020e0520 0x00000030 387b357503fSYe.LiDATA 4 0x020e0514 0x00000030 388b357503fSYe.LiDATA 4 0x020e0510 0x00000030 389b357503fSYe.LiDATA 4 0x020e05bc 0x00000030 390b357503fSYe.LiDATA 4 0x020e05c4 0x00000030 391b357503fSYe.Li 392b357503fSYe.LiDATA 4 0x021b0800 0xa1390003 393b357503fSYe.LiDATA 4 0x021b4800 0xa1390003 394b357503fSYe.LiDATA 4 0x021b080c 0x001F001F 395b357503fSYe.LiDATA 4 0x021b0810 0x001F001F 396b357503fSYe.LiDATA 4 0x021b480c 0x00370037 397b357503fSYe.LiDATA 4 0x021b4810 0x00370037 398b357503fSYe.LiDATA 4 0x021b083c 0x422f0220 399b357503fSYe.LiDATA 4 0x021b0840 0x021f0219 400b357503fSYe.LiDATA 4 0x021b483C 0x422f0220 401b357503fSYe.LiDATA 4 0x021b4840 0x022d022f 402b357503fSYe.LiDATA 4 0x021b0848 0x47494b49 403b357503fSYe.LiDATA 4 0x021b4848 0x48484c47 404b357503fSYe.LiDATA 4 0x021b0850 0x39382b2f 405b357503fSYe.LiDATA 4 0x021b4850 0x2f35312c 406b357503fSYe.LiDATA 4 0x021b081c 0x33333333 407b357503fSYe.LiDATA 4 0x021b0820 0x33333333 408b357503fSYe.LiDATA 4 0x021b0824 0x33333333 409b357503fSYe.LiDATA 4 0x021b0828 0x33333333 410b357503fSYe.LiDATA 4 0x021b481c 0x33333333 411b357503fSYe.LiDATA 4 0x021b4820 0x33333333 412b357503fSYe.LiDATA 4 0x021b4824 0x33333333 413b357503fSYe.LiDATA 4 0x021b4828 0x33333333 414b357503fSYe.LiDATA 4 0x021b08b8 0x00000800 415b357503fSYe.LiDATA 4 0x021b48b8 0x00000800 416b357503fSYe.LiDATA 4 0x021b0004 0x0002002d 417b357503fSYe.LiDATA 4 0x021b0008 0x00333030 418b357503fSYe.Li 419b357503fSYe.LiDATA 4 0x021b000c 0x40445323 420b357503fSYe.LiDATA 4 0x021b0010 0xb66e8c63 421b357503fSYe.Li 422b357503fSYe.LiDATA 4 0x021b0014 0x01ff00db 423b357503fSYe.LiDATA 4 0x021b0018 0x00081740 424b357503fSYe.LiDATA 4 0x021b001c 0x00008000 425b357503fSYe.LiDATA 4 0x021b002c 0x000026d2 426b357503fSYe.LiDATA 4 0x021b0030 0x00440e21 427b357503fSYe.Li#ifdef CONFIG_DDR_32BIT 428b357503fSYe.LiDATA 4 0x021b0040 0x00000017 429b357503fSYe.LiDATA 4 0x021b0000 0xc3190000 430b357503fSYe.Li#else 431b357503fSYe.LiDATA 4 0x021b0040 0x00000027 432b357503fSYe.LiDATA 4 0x021b0000 0xc31a0000 433b357503fSYe.Li#endif 434b357503fSYe.LiDATA 4 0x021b001c 0x04008032 435b357503fSYe.LiDATA 4 0x021b001c 0x0400803a 436b357503fSYe.LiDATA 4 0x021b001c 0x00008033 437b357503fSYe.LiDATA 4 0x021b001c 0x0000803b 438b357503fSYe.LiDATA 4 0x021b001c 0x00428031 439b357503fSYe.LiDATA 4 0x021b001c 0x00428039 440b357503fSYe.LiDATA 4 0x021b001c 0x07208030 441b357503fSYe.LiDATA 4 0x021b001c 0x07208038 442b357503fSYe.LiDATA 4 0x021b001c 0x04008040 443b357503fSYe.LiDATA 4 0x021b001c 0x04008048 444b357503fSYe.LiDATA 4 0x021b0020 0x00005800 445b357503fSYe.LiDATA 4 0x021b0818 0x00000007 446b357503fSYe.LiDATA 4 0x021b4818 0x00000007 447b357503fSYe.LiDATA 4 0x021b0004 0x0002556d 448b357503fSYe.LiDATA 4 0x021b4004 0x00011006 449b357503fSYe.LiDATA 4 0x021b001c 0x00000000 450b357503fSYe.Li 451b357503fSYe.LiDATA 4 0x020c4068 0x00C03F3F 452b357503fSYe.LiDATA 4 0x020c406c 0x0030FC03 453b357503fSYe.LiDATA 4 0x020c4070 0x0FFFC000 454b357503fSYe.LiDATA 4 0x020c4074 0x3FF00000 455b357503fSYe.LiDATA 4 0x020c4078 0x00FFF300 456b357503fSYe.LiDATA 4 0x020c407c 0x0F0000C3 457b357503fSYe.LiDATA 4 0x020c4080 0x000003FF 458b357503fSYe.Li 459b357503fSYe.LiDATA 4 0x020e0010 0xF00000CF 460b357503fSYe.LiDATA 4 0x020e0018 0x007F007F 461b357503fSYe.LiDATA 4 0x020e001c 0x007F007F 462661139faSYe.Li#endif /* CONFIG_MX6DL_LPDDR2 */ 463