1860b32eeSFabio Estevam /* 2860b32eeSFabio Estevam * (C) Copyright 2011 Freescale Semiconductor, Inc. 3860b32eeSFabio Estevam * 4860b32eeSFabio Estevam * See file CREDITS for list of people who contributed to this 5860b32eeSFabio Estevam * project. 6860b32eeSFabio Estevam * 7860b32eeSFabio Estevam * This program is free software; you can redistribute it and/or 8860b32eeSFabio Estevam * modify it under the terms of the GNU General Public License as 9860b32eeSFabio Estevam * published by the Free Software Foundation; either version 2 of 10860b32eeSFabio Estevam * the License, or (at your option) any later version. 11860b32eeSFabio Estevam * 12860b32eeSFabio Estevam * This program is distributed in the hope that it will be useful, 13860b32eeSFabio Estevam * but WITHOUT ANY WARRANTY; without even the implied warranty of 14860b32eeSFabio Estevam * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15860b32eeSFabio Estevam * GNU General Public License for more details. 16860b32eeSFabio Estevam * 17860b32eeSFabio Estevam * You should have received a copy of the GNU General Public License 18860b32eeSFabio Estevam * along with this program; if not, write to the Free Software 19860b32eeSFabio Estevam * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20860b32eeSFabio Estevam * MA 02111-1307 USA 21860b32eeSFabio Estevam */ 22860b32eeSFabio Estevam 23860b32eeSFabio Estevam #include <common.h> 24860b32eeSFabio Estevam #include <asm/io.h> 25860b32eeSFabio Estevam #include <asm/arch/imx-regs.h> 26860b32eeSFabio Estevam #include <asm/arch/mx5x_pins.h> 27860b32eeSFabio Estevam #include <asm/arch/sys_proto.h> 28860b32eeSFabio Estevam #include <asm/arch/crm_regs.h> 29*a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h> 30860b32eeSFabio Estevam #include <asm/arch/iomux.h> 31860b32eeSFabio Estevam #include <asm/errno.h> 32860b32eeSFabio Estevam #include <netdev.h> 33860b32eeSFabio Estevam #include <mmc.h> 34860b32eeSFabio Estevam #include <fsl_esdhc.h> 3504e25fd6SStefano Babic #include <asm/gpio.h> 36860b32eeSFabio Estevam 37860b32eeSFabio Estevam DECLARE_GLOBAL_DATA_PTR; 38860b32eeSFabio Estevam 39860b32eeSFabio Estevam int dram_init(void) 40860b32eeSFabio Estevam { 41860b32eeSFabio Estevam u32 size1, size2; 42860b32eeSFabio Estevam 43a55d23ccSAlbert ARIBAUD size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE); 44a55d23ccSAlbert ARIBAUD size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE); 45860b32eeSFabio Estevam 46860b32eeSFabio Estevam gd->ram_size = size1 + size2; 47860b32eeSFabio Estevam 48860b32eeSFabio Estevam return 0; 49860b32eeSFabio Estevam } 50860b32eeSFabio Estevam void dram_init_banksize(void) 51860b32eeSFabio Estevam { 52860b32eeSFabio Estevam gd->bd->bi_dram[0].start = PHYS_SDRAM_1; 53860b32eeSFabio Estevam gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; 54860b32eeSFabio Estevam 55860b32eeSFabio Estevam gd->bd->bi_dram[1].start = PHYS_SDRAM_2; 56860b32eeSFabio Estevam gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE; 57860b32eeSFabio Estevam } 58860b32eeSFabio Estevam 59860b32eeSFabio Estevam static void setup_iomux_uart(void) 60860b32eeSFabio Estevam { 61860b32eeSFabio Estevam /* UART1 RXD */ 62860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2); 63860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_CSI0_D11, 64860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 65860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 66860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU | 67860b32eeSFabio Estevam PAD_CTL_ODE_OPENDRAIN_ENABLE); 68860b32eeSFabio Estevam mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1); 69860b32eeSFabio Estevam 70860b32eeSFabio Estevam /* UART1 TXD */ 71860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2); 72860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_CSI0_D10, 73860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 74860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 75860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU | 76860b32eeSFabio Estevam PAD_CTL_ODE_OPENDRAIN_ENABLE); 77860b32eeSFabio Estevam } 78860b32eeSFabio Estevam 79860b32eeSFabio Estevam static void setup_iomux_fec(void) 80860b32eeSFabio Estevam { 81860b32eeSFabio Estevam /*FEC_MDIO*/ 82860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0); 83860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_MDIO, 84860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 85860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 86860b32eeSFabio Estevam PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE); 87860b32eeSFabio Estevam mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1); 88860b32eeSFabio Estevam 89860b32eeSFabio Estevam /*FEC_MDC*/ 90860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0); 91860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH); 92860b32eeSFabio Estevam 93860b32eeSFabio Estevam /* FEC RXD1 */ 94860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0); 95860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_RXD1, 96860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE); 97860b32eeSFabio Estevam 98860b32eeSFabio Estevam /* FEC RXD0 */ 99860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0); 100860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_RXD0, 101860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE); 102860b32eeSFabio Estevam 103860b32eeSFabio Estevam /* FEC TXD1 */ 104860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0); 105860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH); 106860b32eeSFabio Estevam 107860b32eeSFabio Estevam /* FEC TXD0 */ 108860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0); 109860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH); 110860b32eeSFabio Estevam 111860b32eeSFabio Estevam /* FEC TX_EN */ 112860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0); 113860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH); 114860b32eeSFabio Estevam 115860b32eeSFabio Estevam /* FEC TX_CLK */ 116860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0); 117860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK, 118860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE); 119860b32eeSFabio Estevam 120860b32eeSFabio Estevam /* FEC RX_ER */ 121860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0); 122860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER, 123860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE); 124860b32eeSFabio Estevam 125860b32eeSFabio Estevam /* FEC CRS */ 126860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0); 127860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV, 128860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE); 129860b32eeSFabio Estevam } 130860b32eeSFabio Estevam 131860b32eeSFabio Estevam #ifdef CONFIG_FSL_ESDHC 132860b32eeSFabio Estevam struct fsl_esdhc_cfg esdhc_cfg[1] = { 13316e43f35SBenoît Thébaudeau {MMC_SDHC1_BASE_ADDR}, 134860b32eeSFabio Estevam }; 135860b32eeSFabio Estevam 136314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc) 137860b32eeSFabio Estevam { 1383ee3729eSFabio Estevam mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1); 13992550708SAshok Kumar Reddy gpio_direction_input(IMX_GPIO_NR(3, 13)); 14092550708SAshok Kumar Reddy return !gpio_get_value(IMX_GPIO_NR(3, 13)); 141860b32eeSFabio Estevam } 142860b32eeSFabio Estevam 143860b32eeSFabio Estevam int board_mmc_init(bd_t *bis) 144860b32eeSFabio Estevam { 145860b32eeSFabio Estevam u32 index; 146860b32eeSFabio Estevam s32 status = 0; 147860b32eeSFabio Estevam 148*a2ac1b3aSBenoît Thébaudeau esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); 149*a2ac1b3aSBenoît Thébaudeau 150860b32eeSFabio Estevam for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) { 151860b32eeSFabio Estevam switch (index) { 152860b32eeSFabio Estevam case 0: 153860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0); 154860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0); 155860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_DATA0, 156860b32eeSFabio Estevam IOMUX_CONFIG_ALT0); 157860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_DATA1, 158860b32eeSFabio Estevam IOMUX_CONFIG_ALT0); 159860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_DATA2, 160860b32eeSFabio Estevam IOMUX_CONFIG_ALT0); 161860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_SD1_DATA3, 162860b32eeSFabio Estevam IOMUX_CONFIG_ALT0); 163860b32eeSFabio Estevam mxc_request_iomux(MX53_PIN_EIM_DA13, 164860b32eeSFabio Estevam IOMUX_CONFIG_ALT1); 165860b32eeSFabio Estevam 166860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 167860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 168860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 169860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU); 170860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 171860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 172860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 173860b32eeSFabio Estevam PAD_CTL_DRV_HIGH); 174860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 175860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 176860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 177860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU); 178860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 179860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 180860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 181860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU); 182860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 183860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 184860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 185860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU); 186860b32eeSFabio Estevam mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 187860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | 188860b32eeSFabio Estevam PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | 189860b32eeSFabio Estevam PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU); 190860b32eeSFabio Estevam break; 191860b32eeSFabio Estevam 192860b32eeSFabio Estevam default: 193860b32eeSFabio Estevam printf("Warning: you configured more ESDHC controller" 194860b32eeSFabio Estevam "(%d) as supported by the board(1)\n", 195860b32eeSFabio Estevam CONFIG_SYS_FSL_ESDHC_NUM); 196860b32eeSFabio Estevam return status; 197860b32eeSFabio Estevam } 198860b32eeSFabio Estevam status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]); 199860b32eeSFabio Estevam } 200860b32eeSFabio Estevam 201860b32eeSFabio Estevam return status; 202860b32eeSFabio Estevam } 203860b32eeSFabio Estevam #endif 204860b32eeSFabio Estevam 205860b32eeSFabio Estevam int board_early_init_f(void) 206860b32eeSFabio Estevam { 207860b32eeSFabio Estevam setup_iomux_uart(); 208860b32eeSFabio Estevam setup_iomux_fec(); 209860b32eeSFabio Estevam 210860b32eeSFabio Estevam return 0; 211860b32eeSFabio Estevam } 212860b32eeSFabio Estevam 213860b32eeSFabio Estevam int board_init(void) 214860b32eeSFabio Estevam { 215860b32eeSFabio Estevam /* address of boot parameters */ 216860b32eeSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 217860b32eeSFabio Estevam 218860b32eeSFabio Estevam return 0; 219860b32eeSFabio Estevam } 220860b32eeSFabio Estevam 221860b32eeSFabio Estevam int checkboard(void) 222860b32eeSFabio Estevam { 223860b32eeSFabio Estevam puts("Board: MX53SMD\n"); 224860b32eeSFabio Estevam 225860b32eeSFabio Estevam return 0; 226860b32eeSFabio Estevam } 227