1860b32eeSFabio Estevam /*
2860b32eeSFabio Estevam * (C) Copyright 2011 Freescale Semiconductor, Inc.
3860b32eeSFabio Estevam *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5860b32eeSFabio Estevam */
6860b32eeSFabio Estevam
7860b32eeSFabio Estevam #include <common.h>
8860b32eeSFabio Estevam #include <asm/io.h>
9860b32eeSFabio Estevam #include <asm/arch/imx-regs.h>
10860b32eeSFabio Estevam #include <asm/arch/sys_proto.h>
11860b32eeSFabio Estevam #include <asm/arch/crm_regs.h>
12a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
13544544a0SBenoît Thébaudeau #include <asm/arch/iomux-mx53.h>
141221ce45SMasahiro Yamada #include <linux/errno.h>
15860b32eeSFabio Estevam #include <netdev.h>
16860b32eeSFabio Estevam #include <mmc.h>
17860b32eeSFabio Estevam #include <fsl_esdhc.h>
1804e25fd6SStefano Babic #include <asm/gpio.h>
19860b32eeSFabio Estevam
20860b32eeSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
21860b32eeSFabio Estevam
dram_init(void)22860b32eeSFabio Estevam int dram_init(void)
23860b32eeSFabio Estevam {
24860b32eeSFabio Estevam u32 size1, size2;
25860b32eeSFabio Estevam
26a55d23ccSAlbert ARIBAUD size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
27a55d23ccSAlbert ARIBAUD size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
28860b32eeSFabio Estevam
29860b32eeSFabio Estevam gd->ram_size = size1 + size2;
30860b32eeSFabio Estevam
31860b32eeSFabio Estevam return 0;
32860b32eeSFabio Estevam }
dram_init_banksize(void)33*76b00acaSSimon Glass int dram_init_banksize(void)
34860b32eeSFabio Estevam {
35860b32eeSFabio Estevam gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
36860b32eeSFabio Estevam gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
37860b32eeSFabio Estevam
38860b32eeSFabio Estevam gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
39860b32eeSFabio Estevam gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
40*76b00acaSSimon Glass
41*76b00acaSSimon Glass return 0;
42860b32eeSFabio Estevam }
43860b32eeSFabio Estevam
44544544a0SBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
45544544a0SBenoît Thébaudeau PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
46544544a0SBenoît Thébaudeau
setup_iomux_uart(void)47860b32eeSFabio Estevam static void setup_iomux_uart(void)
48860b32eeSFabio Estevam {
49544544a0SBenoît Thébaudeau static const iomux_v3_cfg_t uart_pads[] = {
50544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
51544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
52544544a0SBenoît Thébaudeau };
53860b32eeSFabio Estevam
54544544a0SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
55860b32eeSFabio Estevam }
56860b32eeSFabio Estevam
setup_iomux_fec(void)57860b32eeSFabio Estevam static void setup_iomux_fec(void)
58860b32eeSFabio Estevam {
59544544a0SBenoît Thébaudeau static const iomux_v3_cfg_t fec_pads[] = {
60544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
61544544a0SBenoît Thébaudeau PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
62544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
63544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
64544544a0SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
65544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
66544544a0SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
67544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
68544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
69544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
70544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
71544544a0SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
72544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
73544544a0SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
74544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
75544544a0SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
76544544a0SBenoît Thébaudeau };
77860b32eeSFabio Estevam
78544544a0SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
79860b32eeSFabio Estevam }
80860b32eeSFabio Estevam
81860b32eeSFabio Estevam #ifdef CONFIG_FSL_ESDHC
82860b32eeSFabio Estevam struct fsl_esdhc_cfg esdhc_cfg[1] = {
8316e43f35SBenoît Thébaudeau {MMC_SDHC1_BASE_ADDR},
84860b32eeSFabio Estevam };
85860b32eeSFabio Estevam
board_mmc_getcd(struct mmc * mmc)86314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc)
87860b32eeSFabio Estevam {
88544544a0SBenoît Thébaudeau imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
8992550708SAshok Kumar Reddy gpio_direction_input(IMX_GPIO_NR(3, 13));
9092550708SAshok Kumar Reddy return !gpio_get_value(IMX_GPIO_NR(3, 13));
91860b32eeSFabio Estevam }
92860b32eeSFabio Estevam
93544544a0SBenoît Thébaudeau #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
94544544a0SBenoît Thébaudeau PAD_CTL_PUS_100K_UP)
95544544a0SBenoît Thébaudeau #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
96544544a0SBenoît Thébaudeau PAD_CTL_DSE_HIGH)
97544544a0SBenoît Thébaudeau
board_mmc_init(bd_t * bis)98860b32eeSFabio Estevam int board_mmc_init(bd_t *bis)
99860b32eeSFabio Estevam {
100544544a0SBenoît Thébaudeau static const iomux_v3_cfg_t sd1_pads[] = {
101544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
102544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
103544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
104544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
105544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
106544544a0SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
107544544a0SBenoît Thébaudeau MX53_PAD_EIM_DA13__GPIO3_13,
108544544a0SBenoît Thébaudeau };
109544544a0SBenoît Thébaudeau
110860b32eeSFabio Estevam u32 index;
111c5ba77acSFabio Estevam int ret;
112860b32eeSFabio Estevam
113a2ac1b3aSBenoît Thébaudeau esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
114a2ac1b3aSBenoît Thébaudeau
115860b32eeSFabio Estevam for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
116860b32eeSFabio Estevam switch (index) {
117860b32eeSFabio Estevam case 0:
118544544a0SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(sd1_pads,
119544544a0SBenoît Thébaudeau ARRAY_SIZE(sd1_pads));
120860b32eeSFabio Estevam break;
121860b32eeSFabio Estevam
122860b32eeSFabio Estevam default:
123860b32eeSFabio Estevam printf("Warning: you configured more ESDHC controller"
124860b32eeSFabio Estevam "(%d) as supported by the board(1)\n",
125860b32eeSFabio Estevam CONFIG_SYS_FSL_ESDHC_NUM);
126c5ba77acSFabio Estevam return -EINVAL;
127860b32eeSFabio Estevam }
128c5ba77acSFabio Estevam ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
129c5ba77acSFabio Estevam if (ret)
130c5ba77acSFabio Estevam return ret;
131860b32eeSFabio Estevam }
132860b32eeSFabio Estevam
133c5ba77acSFabio Estevam return 0;
134860b32eeSFabio Estevam }
135860b32eeSFabio Estevam #endif
136860b32eeSFabio Estevam
board_early_init_f(void)137860b32eeSFabio Estevam int board_early_init_f(void)
138860b32eeSFabio Estevam {
139860b32eeSFabio Estevam setup_iomux_uart();
140860b32eeSFabio Estevam setup_iomux_fec();
141860b32eeSFabio Estevam
142860b32eeSFabio Estevam return 0;
143860b32eeSFabio Estevam }
144860b32eeSFabio Estevam
board_init(void)145860b32eeSFabio Estevam int board_init(void)
146860b32eeSFabio Estevam {
147860b32eeSFabio Estevam /* address of boot parameters */
148860b32eeSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
149860b32eeSFabio Estevam
150860b32eeSFabio Estevam return 0;
151860b32eeSFabio Estevam }
152860b32eeSFabio Estevam
checkboard(void)153860b32eeSFabio Estevam int checkboard(void)
154860b32eeSFabio Estevam {
155860b32eeSFabio Estevam puts("Board: MX53SMD\n");
156860b32eeSFabio Estevam
157860b32eeSFabio Estevam return 0;
158860b32eeSFabio Estevam }
159