194391fbcSLiu Hui-R64343 /*
294391fbcSLiu Hui-R64343 * (C) Copyright 2010 Freescale Semiconductor, Inc.
394391fbcSLiu Hui-R64343 *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
594391fbcSLiu Hui-R64343 */
694391fbcSLiu Hui-R64343
794391fbcSLiu Hui-R64343 #include <common.h>
894391fbcSLiu Hui-R64343 #include <asm/io.h>
994391fbcSLiu Hui-R64343 #include <asm/arch/imx-regs.h>
1094391fbcSLiu Hui-R64343 #include <asm/arch/sys_proto.h>
1194391fbcSLiu Hui-R64343 #include <asm/arch/crm_regs.h>
12a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
1358f07646SBenoît Thébaudeau #include <asm/arch/iomux-mx53.h>
141221ce45SMasahiro Yamada #include <linux/errno.h>
15*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
1694391fbcSLiu Hui-R64343 #include <netdev.h>
1794391fbcSLiu Hui-R64343 #include <i2c.h>
1894391fbcSLiu Hui-R64343 #include <mmc.h>
1994391fbcSLiu Hui-R64343 #include <fsl_esdhc.h>
20c7336815SŁukasz Majewski #include <power/pmic.h>
2194391fbcSLiu Hui-R64343 #include <fsl_pmic.h>
22f7a36474SStefano Babic #include <asm/gpio.h>
2394391fbcSLiu Hui-R64343 #include <mc13892.h>
2494391fbcSLiu Hui-R64343
2594391fbcSLiu Hui-R64343 DECLARE_GLOBAL_DATA_PTR;
2694391fbcSLiu Hui-R64343
dram_init(void)2794391fbcSLiu Hui-R64343 int dram_init(void)
2894391fbcSLiu Hui-R64343 {
2994391fbcSLiu Hui-R64343 /* dram_init must store complete ramsize in gd->ram_size */
30a55d23ccSAlbert ARIBAUD gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
3194391fbcSLiu Hui-R64343 PHYS_SDRAM_1_SIZE);
3294391fbcSLiu Hui-R64343 return 0;
3394391fbcSLiu Hui-R64343 }
3494391fbcSLiu Hui-R64343
3558f07646SBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
3658f07646SBenoît Thébaudeau PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
3758f07646SBenoît Thébaudeau
setup_iomux_uart(void)3894391fbcSLiu Hui-R64343 static void setup_iomux_uart(void)
3994391fbcSLiu Hui-R64343 {
4058f07646SBenoît Thébaudeau static const iomux_v3_cfg_t uart_pads[] = {
4158f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
4258f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
4358f07646SBenoît Thébaudeau };
4494391fbcSLiu Hui-R64343
4558f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
4694391fbcSLiu Hui-R64343 }
4794391fbcSLiu Hui-R64343
4858f07646SBenoît Thébaudeau #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
4958f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_ODE)
5058f07646SBenoît Thébaudeau
setup_i2c(unsigned int port_number)5194391fbcSLiu Hui-R64343 static void setup_i2c(unsigned int port_number)
5294391fbcSLiu Hui-R64343 {
5358f07646SBenoît Thébaudeau static const iomux_v3_cfg_t i2c1_pads[] = {
5458f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
5558f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
5658f07646SBenoît Thébaudeau };
5758f07646SBenoît Thébaudeau
5858f07646SBenoît Thébaudeau static const iomux_v3_cfg_t i2c2_pads[] = {
5958f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__I2C2_SDA, I2C_PAD_CTRL),
6058f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_KEY_COL3__I2C2_SCL, I2C_PAD_CTRL),
6158f07646SBenoît Thébaudeau };
6258f07646SBenoît Thébaudeau
6394391fbcSLiu Hui-R64343 switch (port_number) {
6494391fbcSLiu Hui-R64343 case 0:
6558f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(i2c1_pads,
6658f07646SBenoît Thébaudeau ARRAY_SIZE(i2c1_pads));
6794391fbcSLiu Hui-R64343 break;
6894391fbcSLiu Hui-R64343 case 1:
6958f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(i2c2_pads,
7058f07646SBenoît Thébaudeau ARRAY_SIZE(i2c2_pads));
7194391fbcSLiu Hui-R64343 break;
7294391fbcSLiu Hui-R64343 default:
7394391fbcSLiu Hui-R64343 printf("Warning: Wrong I2C port number\n");
7494391fbcSLiu Hui-R64343 break;
7594391fbcSLiu Hui-R64343 }
7694391fbcSLiu Hui-R64343 }
7794391fbcSLiu Hui-R64343
power_init(void)7894391fbcSLiu Hui-R64343 void power_init(void)
7994391fbcSLiu Hui-R64343 {
8094391fbcSLiu Hui-R64343 unsigned int val;
81bba1b6cfSStefano Babic struct pmic *p;
82c7336815SŁukasz Majewski int ret;
83bba1b6cfSStefano Babic
84570aa2faSFabio Estevam ret = pmic_init(I2C_0);
85c7336815SŁukasz Majewski if (ret)
86c7336815SŁukasz Majewski return;
87c7336815SŁukasz Majewski
88c7336815SŁukasz Majewski p = pmic_get("FSL_PMIC");
89c7336815SŁukasz Majewski if (!p)
90c7336815SŁukasz Majewski return;
9194391fbcSLiu Hui-R64343
9294391fbcSLiu Hui-R64343 /* Set VDDA to 1.25V */
93bba1b6cfSStefano Babic pmic_reg_read(p, REG_SW_2, &val);
9494391fbcSLiu Hui-R64343 val &= ~SWX_OUT_MASK;
9594391fbcSLiu Hui-R64343 val |= SWX_OUT_1_25;
96bba1b6cfSStefano Babic pmic_reg_write(p, REG_SW_2, val);
9794391fbcSLiu Hui-R64343
9894391fbcSLiu Hui-R64343 /*
9994391fbcSLiu Hui-R64343 * Need increase VCC and VDDA to 1.3V
10094391fbcSLiu Hui-R64343 * according to MX53 IC TO2 datasheet.
10194391fbcSLiu Hui-R64343 */
10294391fbcSLiu Hui-R64343 if (is_soc_rev(CHIP_REV_2_0) == 0) {
10394391fbcSLiu Hui-R64343 /* Set VCC to 1.3V for TO2 */
104bba1b6cfSStefano Babic pmic_reg_read(p, REG_SW_1, &val);
10594391fbcSLiu Hui-R64343 val &= ~SWX_OUT_MASK;
10694391fbcSLiu Hui-R64343 val |= SWX_OUT_1_30;
107bba1b6cfSStefano Babic pmic_reg_write(p, REG_SW_1, val);
10894391fbcSLiu Hui-R64343
10994391fbcSLiu Hui-R64343 /* Set VDDA to 1.3V for TO2 */
110bba1b6cfSStefano Babic pmic_reg_read(p, REG_SW_2, &val);
11194391fbcSLiu Hui-R64343 val &= ~SWX_OUT_MASK;
11294391fbcSLiu Hui-R64343 val |= SWX_OUT_1_30;
113bba1b6cfSStefano Babic pmic_reg_write(p, REG_SW_2, val);
11494391fbcSLiu Hui-R64343 }
11594391fbcSLiu Hui-R64343 }
11694391fbcSLiu Hui-R64343
setup_iomux_fec(void)11794391fbcSLiu Hui-R64343 static void setup_iomux_fec(void)
11894391fbcSLiu Hui-R64343 {
11958f07646SBenoît Thébaudeau static const iomux_v3_cfg_t fec_pads[] = {
12058f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
12158f07646SBenoît Thébaudeau PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
12258f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
12358f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
12458f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
12558f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
12658f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
12758f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
12858f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
12958f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
13058f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
13158f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
13258f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
13358f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
13458f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
13558f07646SBenoît Thébaudeau PAD_CTL_HYS | PAD_CTL_PKE),
13658f07646SBenoît Thébaudeau };
13794391fbcSLiu Hui-R64343
13858f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
13994391fbcSLiu Hui-R64343 }
14094391fbcSLiu Hui-R64343
14194391fbcSLiu Hui-R64343 #ifdef CONFIG_FSL_ESDHC
14294391fbcSLiu Hui-R64343 struct fsl_esdhc_cfg esdhc_cfg[2] = {
14316e43f35SBenoît Thébaudeau {MMC_SDHC1_BASE_ADDR},
14416e43f35SBenoît Thébaudeau {MMC_SDHC3_BASE_ADDR},
14594391fbcSLiu Hui-R64343 };
14694391fbcSLiu Hui-R64343
board_mmc_getcd(struct mmc * mmc)147314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc)
14894391fbcSLiu Hui-R64343 {
14994391fbcSLiu Hui-R64343 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
150314284b1SThierry Reding int ret;
15194391fbcSLiu Hui-R64343
15258f07646SBenoît Thébaudeau imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
15392550708SAshok Kumar Reddy gpio_direction_input(IMX_GPIO_NR(3, 11));
15458f07646SBenoît Thébaudeau imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
15592550708SAshok Kumar Reddy gpio_direction_input(IMX_GPIO_NR(3, 13));
156a146dca5SFabio Estevam
15794391fbcSLiu Hui-R64343 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
15892550708SAshok Kumar Reddy ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
15994391fbcSLiu Hui-R64343 else
16092550708SAshok Kumar Reddy ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
16194391fbcSLiu Hui-R64343
162314284b1SThierry Reding return ret;
16394391fbcSLiu Hui-R64343 }
16494391fbcSLiu Hui-R64343
16558f07646SBenoît Thébaudeau #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
16658f07646SBenoît Thébaudeau PAD_CTL_PUS_100K_UP)
16758f07646SBenoît Thébaudeau #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
16858f07646SBenoît Thébaudeau PAD_CTL_DSE_HIGH)
16958f07646SBenoît Thébaudeau
board_mmc_init(bd_t * bis)17094391fbcSLiu Hui-R64343 int board_mmc_init(bd_t *bis)
17194391fbcSLiu Hui-R64343 {
17258f07646SBenoît Thébaudeau static const iomux_v3_cfg_t sd1_pads[] = {
17358f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
17458f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
17558f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
17658f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
17758f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
17858f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
17958f07646SBenoît Thébaudeau MX53_PAD_EIM_DA13__GPIO3_13,
18058f07646SBenoît Thébaudeau };
18158f07646SBenoît Thébaudeau
18258f07646SBenoît Thébaudeau static const iomux_v3_cfg_t sd2_pads[] = {
18358f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
18458f07646SBenoît Thébaudeau SD_CMD_PAD_CTRL),
18558f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
18658f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
18758f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
18858f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
18958f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
19058f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
19158f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
19258f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
19358f07646SBenoît Thébaudeau NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
19458f07646SBenoît Thébaudeau MX53_PAD_EIM_DA11__GPIO3_11,
19558f07646SBenoît Thébaudeau };
19658f07646SBenoît Thébaudeau
19794391fbcSLiu Hui-R64343 u32 index;
1981abd714dSFabio Estevam int ret;
19994391fbcSLiu Hui-R64343
200a2ac1b3aSBenoît Thébaudeau esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
201a2ac1b3aSBenoît Thébaudeau esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
202a2ac1b3aSBenoît Thébaudeau
20394391fbcSLiu Hui-R64343 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
20494391fbcSLiu Hui-R64343 switch (index) {
20594391fbcSLiu Hui-R64343 case 0:
20658f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(sd1_pads,
20758f07646SBenoît Thébaudeau ARRAY_SIZE(sd1_pads));
20894391fbcSLiu Hui-R64343 break;
20994391fbcSLiu Hui-R64343 case 1:
21058f07646SBenoît Thébaudeau imx_iomux_v3_setup_multiple_pads(sd2_pads,
21158f07646SBenoît Thébaudeau ARRAY_SIZE(sd2_pads));
21294391fbcSLiu Hui-R64343 break;
21394391fbcSLiu Hui-R64343 default:
21494391fbcSLiu Hui-R64343 printf("Warning: you configured more ESDHC controller"
21594391fbcSLiu Hui-R64343 "(%d) as supported by the board(2)\n",
21694391fbcSLiu Hui-R64343 CONFIG_SYS_FSL_ESDHC_NUM);
2171abd714dSFabio Estevam return -EINVAL;
21894391fbcSLiu Hui-R64343 }
2191abd714dSFabio Estevam ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
2201abd714dSFabio Estevam if (ret)
2211abd714dSFabio Estevam return ret;
22294391fbcSLiu Hui-R64343 }
22394391fbcSLiu Hui-R64343
2241abd714dSFabio Estevam return 0;
22594391fbcSLiu Hui-R64343 }
22694391fbcSLiu Hui-R64343 #endif
22794391fbcSLiu Hui-R64343
board_early_init_f(void)22894391fbcSLiu Hui-R64343 int board_early_init_f(void)
22994391fbcSLiu Hui-R64343 {
23094391fbcSLiu Hui-R64343 setup_iomux_uart();
23194391fbcSLiu Hui-R64343 setup_iomux_fec();
23294391fbcSLiu Hui-R64343
23394391fbcSLiu Hui-R64343 return 0;
23494391fbcSLiu Hui-R64343 }
23594391fbcSLiu Hui-R64343
board_init(void)23694391fbcSLiu Hui-R64343 int board_init(void)
23794391fbcSLiu Hui-R64343 {
23894391fbcSLiu Hui-R64343 /* address of boot parameters */
23994391fbcSLiu Hui-R64343 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
24094391fbcSLiu Hui-R64343
24194391fbcSLiu Hui-R64343 return 0;
24294391fbcSLiu Hui-R64343 }
24394391fbcSLiu Hui-R64343
2440aff384bSTroy Kisky #ifdef CONFIG_CMD_BMODE
2450aff384bSTroy Kisky static const struct boot_mode board_boot_modes[] = {
2460aff384bSTroy Kisky /* 4 bit bus width */
2470aff384bSTroy Kisky {"mmc0", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
2480aff384bSTroy Kisky {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
2490aff384bSTroy Kisky {NULL, 0},
2500aff384bSTroy Kisky };
2510aff384bSTroy Kisky #endif
2520aff384bSTroy Kisky
board_late_init(void)25394391fbcSLiu Hui-R64343 int board_late_init(void)
25494391fbcSLiu Hui-R64343 {
25594391fbcSLiu Hui-R64343 setup_i2c(1);
25694391fbcSLiu Hui-R64343 power_init();
25794391fbcSLiu Hui-R64343
2580aff384bSTroy Kisky #ifdef CONFIG_CMD_BMODE
2590aff384bSTroy Kisky add_board_boot_modes(board_boot_modes);
2600aff384bSTroy Kisky #endif
26194391fbcSLiu Hui-R64343 return 0;
26294391fbcSLiu Hui-R64343 }
26394391fbcSLiu Hui-R64343
checkboard(void)26494391fbcSLiu Hui-R64343 int checkboard(void)
26594391fbcSLiu Hui-R64343 {
26651958904SJason Liu puts("Board: MX53EVK\n");
26794391fbcSLiu Hui-R64343
26894391fbcSLiu Hui-R64343 return 0;
26994391fbcSLiu Hui-R64343 }
270