xref: /rk3399_rockchip-uboot/board/freescale/mx51evk/mx51evk.c (revision b4377e12e9aa0b3bf2dcae0a0f02ec9086338506)
1c5fb70c9SStefano Babic /*
2c5fb70c9SStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3c5fb70c9SStefano Babic  *
4c5fb70c9SStefano Babic  * See file CREDITS for list of people who contributed to this
5c5fb70c9SStefano Babic  * project.
6c5fb70c9SStefano Babic  *
7c5fb70c9SStefano Babic  * This program is free software; you can redistribute it and/or
8c5fb70c9SStefano Babic  * modify it under the terms of the GNU General Public License as
9c5fb70c9SStefano Babic  * published by the Free Software Foundation; either version 2 of
10c5fb70c9SStefano Babic  * the License, or (at your option) any later version.
11c5fb70c9SStefano Babic  *
12c5fb70c9SStefano Babic  * This program is distributed in the hope that it will be useful,
13c5fb70c9SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14c5fb70c9SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15c5fb70c9SStefano Babic  * GNU General Public License for more details.
16c5fb70c9SStefano Babic  *
17c5fb70c9SStefano Babic  * You should have received a copy of the GNU General Public License
18c5fb70c9SStefano Babic  * along with this program; if not, write to the Free Software
19c5fb70c9SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20c5fb70c9SStefano Babic  * MA 02111-1307 USA
21c5fb70c9SStefano Babic  */
22c5fb70c9SStefano Babic 
23c5fb70c9SStefano Babic #include <common.h>
24c5fb70c9SStefano Babic #include <asm/io.h>
25c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h>
26c5fb70c9SStefano Babic #include <asm/arch/mx51_pins.h>
27c5fb70c9SStefano Babic #include <asm/arch/iomux.h>
28c5fb70c9SStefano Babic #include <asm/errno.h>
29e4d34492SStefano Babic #include <asm/arch/sys_proto.h>
30*b4377e12SStefano Babic #include <asm/arch/crm_regs.h>
31c5fb70c9SStefano Babic #include <i2c.h>
32c5fb70c9SStefano Babic #include <mmc.h>
33c5fb70c9SStefano Babic #include <fsl_esdhc.h>
34*b4377e12SStefano Babic #include <fsl_pmic.h>
35*b4377e12SStefano Babic #include <mc13892.h>
36c5fb70c9SStefano Babic #include "mx51evk.h"
37c5fb70c9SStefano Babic 
38c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR;
39c5fb70c9SStefano Babic 
40c5fb70c9SStefano Babic static u32 system_rev;
41c5fb70c9SStefano Babic struct io_board_ctrl *mx51_io_board;
42c5fb70c9SStefano Babic 
43c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
44c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = {
4568c07a0cSStefano Babic 	{MMC_SDHC1_BASE_ADDR, 1},
4668c07a0cSStefano Babic 	{MMC_SDHC2_BASE_ADDR, 1},
47c5fb70c9SStefano Babic };
48c5fb70c9SStefano Babic #endif
49c5fb70c9SStefano Babic 
50c5fb70c9SStefano Babic u32 get_board_rev(void)
51c5fb70c9SStefano Babic {
52c5fb70c9SStefano Babic 	return system_rev;
53c5fb70c9SStefano Babic }
54c5fb70c9SStefano Babic 
55c5fb70c9SStefano Babic int dram_init(void)
56c5fb70c9SStefano Babic {
57c5fb70c9SStefano Babic 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
58c5fb70c9SStefano Babic 	gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
59c5fb70c9SStefano Babic 			PHYS_SDRAM_1_SIZE);
60c5fb70c9SStefano Babic 	return 0;
61c5fb70c9SStefano Babic }
62c5fb70c9SStefano Babic 
63c5fb70c9SStefano Babic static void setup_iomux_uart(void)
64c5fb70c9SStefano Babic {
65c5fb70c9SStefano Babic 	unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
66c5fb70c9SStefano Babic 			PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
67c5fb70c9SStefano Babic 
68c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
69c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
70c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
71c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
72c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
73c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
74c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
75c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
76c5fb70c9SStefano Babic }
77c5fb70c9SStefano Babic 
78c5fb70c9SStefano Babic static void setup_iomux_fec(void)
79c5fb70c9SStefano Babic {
80c5fb70c9SStefano Babic 	/*FEC_MDIO*/
81c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
82c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
83c5fb70c9SStefano Babic 
84c5fb70c9SStefano Babic 	/*FEC_MDC*/
85c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
86c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
87c5fb70c9SStefano Babic 
88c5fb70c9SStefano Babic 	/* FEC RDATA[3] */
89c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
90c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
91c5fb70c9SStefano Babic 
92c5fb70c9SStefano Babic 	/* FEC RDATA[2] */
93c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
94c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
95c5fb70c9SStefano Babic 
96c5fb70c9SStefano Babic 	/* FEC RDATA[1] */
97c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
98c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
99c5fb70c9SStefano Babic 
100c5fb70c9SStefano Babic 	/* FEC RDATA[0] */
101c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
102c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
103c5fb70c9SStefano Babic 
104c5fb70c9SStefano Babic 	/* FEC TDATA[3] */
105c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
106c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
107c5fb70c9SStefano Babic 
108c5fb70c9SStefano Babic 	/* FEC TDATA[2] */
109c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
110c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
111c5fb70c9SStefano Babic 
112c5fb70c9SStefano Babic 	/* FEC TDATA[1] */
113c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
114c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
115c5fb70c9SStefano Babic 
116c5fb70c9SStefano Babic 	/* FEC TDATA[0] */
117c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
118c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
119c5fb70c9SStefano Babic 
120c5fb70c9SStefano Babic 	/* FEC TX_EN */
121c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
122c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
123c5fb70c9SStefano Babic 
124c5fb70c9SStefano Babic 	/* FEC TX_ER */
125c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
126c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
127c5fb70c9SStefano Babic 
128c5fb70c9SStefano Babic 	/* FEC TX_CLK */
129c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
130c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
131c5fb70c9SStefano Babic 
132c5fb70c9SStefano Babic 	/* FEC TX_COL */
133c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
134c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
135c5fb70c9SStefano Babic 
136c5fb70c9SStefano Babic 	/* FEC RX_CLK */
137c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
138c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
139c5fb70c9SStefano Babic 
140c5fb70c9SStefano Babic 	/* FEC RX_CRS */
141c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
142c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
143c5fb70c9SStefano Babic 
144c5fb70c9SStefano Babic 	/* FEC RX_ER */
145c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
146c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
147c5fb70c9SStefano Babic 
148c5fb70c9SStefano Babic 	/* FEC RX_DV */
149c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
150c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
151c5fb70c9SStefano Babic }
152c5fb70c9SStefano Babic 
153*b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
154*b4377e12SStefano Babic static void setup_iomux_spi(void)
155*b4377e12SStefano Babic {
156*b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
157*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
158*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
159*b4377e12SStefano Babic 
160*b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
161*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
162*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
163*b4377e12SStefano Babic 
164*b4377e12SStefano Babic 	/* de-select SS1 of instance: ecspi1. */
165*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
166*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
167*b4377e12SStefano Babic 
168*b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
169*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
170*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
171*b4377e12SStefano Babic 
172*b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
173*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
174*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
175*b4377e12SStefano Babic 
176*b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
177*b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
178*b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
179*b4377e12SStefano Babic }
180*b4377e12SStefano Babic #endif
181*b4377e12SStefano Babic 
182*b4377e12SStefano Babic static void power_init(void)
183*b4377e12SStefano Babic {
184*b4377e12SStefano Babic 	unsigned int val;
185*b4377e12SStefano Babic 	unsigned int reg;
186*b4377e12SStefano Babic 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
187*b4377e12SStefano Babic 
188*b4377e12SStefano Babic 	/* Write needed to Power Gate 2 register */
189*b4377e12SStefano Babic 	val = pmic_reg_read(REG_POWER_MISC);
190*b4377e12SStefano Babic 	val &= ~PWGT2SPIEN;
191*b4377e12SStefano Babic 	pmic_reg_write(REG_POWER_MISC, val);
192*b4377e12SStefano Babic 
193*b4377e12SStefano Babic 	/* Write needed to update Charger 0 */
194*b4377e12SStefano Babic 	pmic_reg_write(REG_CHARGE, VCHRG0 | VCHRG1 | VCHRG2 |
195*b4377e12SStefano Babic 		ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | ICHRGTR0 |
196*b4377e12SStefano Babic 		OVCTRL1 | UCHEN | CHRGLEDEN | CYCLB);
197*b4377e12SStefano Babic 
198*b4377e12SStefano Babic 	/* power up the system first */
199*b4377e12SStefano Babic 	pmic_reg_write(REG_POWER_MISC, PWUP);
200*b4377e12SStefano Babic 
201*b4377e12SStefano Babic 	/* Set core voltage to 1.1V */
202*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_0);
203*b4377e12SStefano Babic 	val = (val & (~0x1F)) | 0x14;
204*b4377e12SStefano Babic 	pmic_reg_write(REG_SW_0, val);
205*b4377e12SStefano Babic 
206*b4377e12SStefano Babic 	/* Setup VCC (SW2) to 1.25 */
207*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_1);
208*b4377e12SStefano Babic 	val = (val & (~0x1F)) | 0x1A;
209*b4377e12SStefano Babic 	pmic_reg_write(REG_SW_1, val);
210*b4377e12SStefano Babic 
211*b4377e12SStefano Babic 	/* Setup 1V2_DIG1 (SW3) to 1.25 */
212*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_2);
213*b4377e12SStefano Babic 	val = (val & (~0x1F)) | 0x1A;
214*b4377e12SStefano Babic 	pmic_reg_write(REG_SW_2, val);
215*b4377e12SStefano Babic 	udelay(50);
216*b4377e12SStefano Babic 
217*b4377e12SStefano Babic 	/* Raise the core frequency to 800MHz */
218*b4377e12SStefano Babic 	writel(0x0, &mxc_ccm->cacrr);
219*b4377e12SStefano Babic 
220*b4377e12SStefano Babic 	/* Set switchers in Auto in NORMAL mode & STANDBY mode */
221*b4377e12SStefano Babic 	/* Setup the switcher mode for SW1 & SW2*/
222*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_4);
223*b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
224*b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE2_SHIFT)));
225*b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
226*b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
227*b4377e12SStefano Babic 	pmic_reg_write(REG_SW_4, val);
228*b4377e12SStefano Babic 
229*b4377e12SStefano Babic 	/* Setup the switcher mode for SW3 & SW4 */
230*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_5);
231*b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
232*b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE4_SHIFT)));
233*b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
234*b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
235*b4377e12SStefano Babic 	pmic_reg_write(REG_SW_5, val);
236*b4377e12SStefano Babic 
237*b4377e12SStefano Babic 	/* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
238*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SETTING_0);
239*b4377e12SStefano Babic 	val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
240*b4377e12SStefano Babic 	val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
241*b4377e12SStefano Babic 	pmic_reg_write(REG_SETTING_0, val);
242*b4377e12SStefano Babic 
243*b4377e12SStefano Babic 	/* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
244*b4377e12SStefano Babic 	val = pmic_reg_read(REG_SETTING_1);
245*b4377e12SStefano Babic 	val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
246*b4377e12SStefano Babic 	val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
247*b4377e12SStefano Babic 	pmic_reg_write(REG_SETTING_1, val);
248*b4377e12SStefano Babic 
249*b4377e12SStefano Babic 	/* Configure VGEN3 and VCAM regulators to use external PNP */
250*b4377e12SStefano Babic 	val = VGEN3CONFIG | VCAMCONFIG;
251*b4377e12SStefano Babic 	pmic_reg_write(REG_MODE_1, val);
252*b4377e12SStefano Babic 	udelay(200);
253*b4377e12SStefano Babic 
254*b4377e12SStefano Babic 	reg = readl(GPIO2_BASE_ADDR + 0x0);
255*b4377e12SStefano Babic 	reg &= ~0x4000;  /* Lower reset line */
256*b4377e12SStefano Babic 	writel(reg, GPIO2_BASE_ADDR + 0x0);
257*b4377e12SStefano Babic 
258*b4377e12SStefano Babic 	reg = readl(GPIO2_BASE_ADDR + 0x4);
259*b4377e12SStefano Babic 	reg |= 0x4000;	/* configure GPIO lines as output */
260*b4377e12SStefano Babic 	writel(reg, GPIO2_BASE_ADDR + 0x4);
261*b4377e12SStefano Babic 
262*b4377e12SStefano Babic 	/* Reset the ethernet controller over GPIO */
263*b4377e12SStefano Babic 	writel(0x1, IOMUXC_BASE_ADDR + 0x0AC);
264*b4377e12SStefano Babic 
265*b4377e12SStefano Babic 	/* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
266*b4377e12SStefano Babic 	val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
267*b4377e12SStefano Babic 		VVIDEOEN | VAUDIOEN  | VSDEN;
268*b4377e12SStefano Babic 	pmic_reg_write(REG_MODE_1, val);
269*b4377e12SStefano Babic 
270*b4377e12SStefano Babic 	udelay(500);
271*b4377e12SStefano Babic 
272*b4377e12SStefano Babic 	reg = readl(GPIO2_BASE_ADDR + 0x0);
273*b4377e12SStefano Babic 	reg |= 0x4000;
274*b4377e12SStefano Babic 	writel(reg, GPIO2_BASE_ADDR + 0x0);
275*b4377e12SStefano Babic }
276*b4377e12SStefano Babic 
277c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
278c5fb70c9SStefano Babic int board_mmc_getcd(u8 *cd, struct mmc *mmc)
279c5fb70c9SStefano Babic {
280c5fb70c9SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
281c5fb70c9SStefano Babic 
282c5fb70c9SStefano Babic 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
283c5fb70c9SStefano Babic 		*cd = readl(GPIO1_BASE_ADDR) & 0x01;
284c5fb70c9SStefano Babic 	else
285c5fb70c9SStefano Babic 		*cd = readl(GPIO1_BASE_ADDR) & 0x40;
286c5fb70c9SStefano Babic 
287c5fb70c9SStefano Babic 	return 0;
288c5fb70c9SStefano Babic }
289c5fb70c9SStefano Babic 
290c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis)
291c5fb70c9SStefano Babic {
292c5fb70c9SStefano Babic 	u32 index;
293c5fb70c9SStefano Babic 	s32 status = 0;
294c5fb70c9SStefano Babic 
295c5fb70c9SStefano Babic 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
296c5fb70c9SStefano Babic 			index++) {
297c5fb70c9SStefano Babic 		switch (index) {
298c5fb70c9SStefano Babic 		case 0:
299c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CMD,
300c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
301c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CLK,
302c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
303c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA0,
304c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
305c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA1,
306c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
307c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA2,
308c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
309c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA3,
310c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
311c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
312c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
313c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
314c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
315c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
316c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
317c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
318c5fb70c9SStefano Babic 				PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
319c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
320c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
321c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
322c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
323c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
324c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
325c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
326c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
327c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
328c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
329c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
330c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
331c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
332c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
333c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
334c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
335c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
336c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
337c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
338c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
339c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
340c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
341c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_0,
342c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
343c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
344c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
345c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_1,
346c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
347c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
348c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
349c5fb70c9SStefano Babic 			break;
350c5fb70c9SStefano Babic 		case 1:
351c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
352c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
353c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CLK,
354c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
355c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA0,
356c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
357c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA1,
358c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
359c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA2,
360c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
361c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA3,
362c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
363c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
364c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
365c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
366c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
367c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
368c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
369c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
370c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
371c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
372c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
373c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
374c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
375c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
376c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
377c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
378c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
379c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
380c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
381c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
382c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
383c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_6,
384c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
385c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
386c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
387c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_5,
388c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
389c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
390c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
391c5fb70c9SStefano Babic 			break;
392c5fb70c9SStefano Babic 		default:
393c5fb70c9SStefano Babic 			printf("Warning: you configured more ESDHC controller"
394c5fb70c9SStefano Babic 				"(%d) as supported by the board(2)\n",
395c5fb70c9SStefano Babic 				CONFIG_SYS_FSL_ESDHC_NUM);
396c5fb70c9SStefano Babic 			return status;
397c5fb70c9SStefano Babic 		}
398c5fb70c9SStefano Babic 		status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
399c5fb70c9SStefano Babic 	}
400c5fb70c9SStefano Babic 	return status;
401c5fb70c9SStefano Babic }
402c5fb70c9SStefano Babic #endif
403c5fb70c9SStefano Babic 
404c5fb70c9SStefano Babic int board_init(void)
405c5fb70c9SStefano Babic {
406c5fb70c9SStefano Babic 	system_rev = get_cpu_rev();
407c5fb70c9SStefano Babic 
408c5fb70c9SStefano Babic 	gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE;
409c5fb70c9SStefano Babic 	/* address of boot parameters */
410c5fb70c9SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
411c5fb70c9SStefano Babic 
412c5fb70c9SStefano Babic 	setup_iomux_uart();
413c5fb70c9SStefano Babic 	setup_iomux_fec();
414*b4377e12SStefano Babic 
415c5fb70c9SStefano Babic 	return 0;
416c5fb70c9SStefano Babic }
417c5fb70c9SStefano Babic 
418*b4377e12SStefano Babic #ifdef BOARD_LATE_INIT
419*b4377e12SStefano Babic int board_late_init(void)
420*b4377e12SStefano Babic {
421*b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
422*b4377e12SStefano Babic 	setup_iomux_spi();
423*b4377e12SStefano Babic 	power_init();
424*b4377e12SStefano Babic #endif
425*b4377e12SStefano Babic 	return 0;
426*b4377e12SStefano Babic }
427*b4377e12SStefano Babic #endif
428*b4377e12SStefano Babic 
429c5fb70c9SStefano Babic int checkboard(void)
430c5fb70c9SStefano Babic {
431c5fb70c9SStefano Babic 	puts("Board: MX51EVK ");
432c5fb70c9SStefano Babic 
433c5fb70c9SStefano Babic 	switch (system_rev & 0xff) {
434c5fb70c9SStefano Babic 	case CHIP_REV_3_0:
435c5fb70c9SStefano Babic 		puts("3.0 [");
436c5fb70c9SStefano Babic 		break;
437c5fb70c9SStefano Babic 	case CHIP_REV_2_5:
438c5fb70c9SStefano Babic 		puts("2.5 [");
439c5fb70c9SStefano Babic 		break;
440c5fb70c9SStefano Babic 	case CHIP_REV_2_0:
441c5fb70c9SStefano Babic 		puts("2.0 [");
442c5fb70c9SStefano Babic 		break;
443c5fb70c9SStefano Babic 	case CHIP_REV_1_1:
444c5fb70c9SStefano Babic 		puts("1.1 [");
445c5fb70c9SStefano Babic 		break;
446c5fb70c9SStefano Babic 	case CHIP_REV_1_0:
447c5fb70c9SStefano Babic 	default:
448c5fb70c9SStefano Babic 		puts("1.0 [");
449c5fb70c9SStefano Babic 		break;
450c5fb70c9SStefano Babic 	}
451c5fb70c9SStefano Babic 
452c5fb70c9SStefano Babic 	switch (__raw_readl(SRC_BASE_ADDR + 0x8)) {
453c5fb70c9SStefano Babic 	case 0x0001:
454c5fb70c9SStefano Babic 		puts("POR");
455c5fb70c9SStefano Babic 		break;
456c5fb70c9SStefano Babic 	case 0x0009:
457c5fb70c9SStefano Babic 		puts("RST");
458c5fb70c9SStefano Babic 		break;
459c5fb70c9SStefano Babic 	case 0x0010:
460c5fb70c9SStefano Babic 	case 0x0011:
461c5fb70c9SStefano Babic 		puts("WDOG");
462c5fb70c9SStefano Babic 		break;
463c5fb70c9SStefano Babic 	default:
464c5fb70c9SStefano Babic 		puts("unknown");
465c5fb70c9SStefano Babic 	}
466c5fb70c9SStefano Babic 	puts("]\n");
467c5fb70c9SStefano Babic 	return 0;
468c5fb70c9SStefano Babic }
469