xref: /rk3399_rockchip-uboot/board/freescale/mx51evk/mx51evk.c (revision a2ac1b3a7d8e685e8fe3805b3169f3dac5c06cf8)
1c5fb70c9SStefano Babic /*
2c5fb70c9SStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3c5fb70c9SStefano Babic  *
4c5fb70c9SStefano Babic  * See file CREDITS for list of people who contributed to this
5c5fb70c9SStefano Babic  * project.
6c5fb70c9SStefano Babic  *
7c5fb70c9SStefano Babic  * This program is free software; you can redistribute it and/or
8c5fb70c9SStefano Babic  * modify it under the terms of the GNU General Public License as
9c5fb70c9SStefano Babic  * published by the Free Software Foundation; either version 2 of
10c5fb70c9SStefano Babic  * the License, or (at your option) any later version.
11c5fb70c9SStefano Babic  *
12c5fb70c9SStefano Babic  * This program is distributed in the hope that it will be useful,
13c5fb70c9SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14c5fb70c9SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15c5fb70c9SStefano Babic  * GNU General Public License for more details.
16c5fb70c9SStefano Babic  *
17c5fb70c9SStefano Babic  * You should have received a copy of the GNU General Public License
18c5fb70c9SStefano Babic  * along with this program; if not, write to the Free Software
19c5fb70c9SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20c5fb70c9SStefano Babic  * MA 02111-1307 USA
21c5fb70c9SStefano Babic  */
22c5fb70c9SStefano Babic 
23c5fb70c9SStefano Babic #include <common.h>
24c5fb70c9SStefano Babic #include <asm/io.h>
25753fc2ebSStefano Babic #include <asm/gpio.h>
26c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h>
27ff9f475dSJason Liu #include <asm/arch/mx5x_pins.h>
28c5fb70c9SStefano Babic #include <asm/arch/iomux.h>
29c5fb70c9SStefano Babic #include <asm/errno.h>
30e4d34492SStefano Babic #include <asm/arch/sys_proto.h>
31b4377e12SStefano Babic #include <asm/arch/crm_regs.h>
32*a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
33c5fb70c9SStefano Babic #include <i2c.h>
34c5fb70c9SStefano Babic #include <mmc.h>
35c5fb70c9SStefano Babic #include <fsl_esdhc.h>
365357265aSStefano Babic #include <pmic.h>
37b4377e12SStefano Babic #include <fsl_pmic.h>
38b4377e12SStefano Babic #include <mc13892.h>
39055d9693SWolfgang Grandegger #include <usb/ehci-fsl.h>
40f1adefd2SFabio Estevam #include <linux/fb.h>
41f1adefd2SFabio Estevam #include <ipu_pixfmt.h>
42f1adefd2SFabio Estevam 
435179a268SFabio Estevam #define MX51EVK_LCD_3V3		IMX_GPIO_NR(4, 9)
445179a268SFabio Estevam #define MX51EVK_LCD_5V		IMX_GPIO_NR(4, 10)
455179a268SFabio Estevam #define MX51EVK_LCD_BACKLIGHT	IMX_GPIO_NR(3, 4)
46c5fb70c9SStefano Babic 
47c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR;
48c5fb70c9SStefano Babic 
49c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
50c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = {
5116e43f35SBenoît Thébaudeau 	{MMC_SDHC1_BASE_ADDR},
5216e43f35SBenoît Thébaudeau 	{MMC_SDHC2_BASE_ADDR},
53c5fb70c9SStefano Babic };
54c5fb70c9SStefano Babic #endif
55c5fb70c9SStefano Babic 
56c5fb70c9SStefano Babic int dram_init(void)
57c5fb70c9SStefano Babic {
581ab027cbSShawn Guo 	/* dram_init must store complete ramsize in gd->ram_size */
59a55d23ccSAlbert ARIBAUD 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
60c5fb70c9SStefano Babic 				PHYS_SDRAM_1_SIZE);
61c5fb70c9SStefano Babic 	return 0;
62c5fb70c9SStefano Babic }
63c5fb70c9SStefano Babic 
64362635bdSBenoît Thébaudeau u32 get_board_rev(void)
65362635bdSBenoît Thébaudeau {
66362635bdSBenoît Thébaudeau 	u32 rev = get_cpu_rev();
67362635bdSBenoît Thébaudeau 	if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
68362635bdSBenoît Thébaudeau 		rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
69362635bdSBenoît Thébaudeau 	return rev;
70362635bdSBenoît Thébaudeau }
71362635bdSBenoît Thébaudeau 
72c5fb70c9SStefano Babic static void setup_iomux_uart(void)
73c5fb70c9SStefano Babic {
74c5fb70c9SStefano Babic 	unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
75c5fb70c9SStefano Babic 			PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
76c5fb70c9SStefano Babic 
77c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
78c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
79c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
80c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
81c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
82c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
83c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
84c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
85c5fb70c9SStefano Babic }
86c5fb70c9SStefano Babic 
87c5fb70c9SStefano Babic static void setup_iomux_fec(void)
88c5fb70c9SStefano Babic {
89c5fb70c9SStefano Babic 	/*FEC_MDIO*/
90c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
91c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
92c5fb70c9SStefano Babic 
93c5fb70c9SStefano Babic 	/*FEC_MDC*/
94c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
95c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
96c5fb70c9SStefano Babic 
97c5fb70c9SStefano Babic 	/* FEC RDATA[3] */
98c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
99c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
100c5fb70c9SStefano Babic 
101c5fb70c9SStefano Babic 	/* FEC RDATA[2] */
102c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
103c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
104c5fb70c9SStefano Babic 
105c5fb70c9SStefano Babic 	/* FEC RDATA[1] */
106c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
107c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
108c5fb70c9SStefano Babic 
109c5fb70c9SStefano Babic 	/* FEC RDATA[0] */
110c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
111c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
112c5fb70c9SStefano Babic 
113c5fb70c9SStefano Babic 	/* FEC TDATA[3] */
114c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
115c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
116c5fb70c9SStefano Babic 
117c5fb70c9SStefano Babic 	/* FEC TDATA[2] */
118c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
119c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
120c5fb70c9SStefano Babic 
121c5fb70c9SStefano Babic 	/* FEC TDATA[1] */
122c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
123c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
124c5fb70c9SStefano Babic 
125c5fb70c9SStefano Babic 	/* FEC TDATA[0] */
126c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
127c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
128c5fb70c9SStefano Babic 
129c5fb70c9SStefano Babic 	/* FEC TX_EN */
130c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
131c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
132c5fb70c9SStefano Babic 
133c5fb70c9SStefano Babic 	/* FEC TX_ER */
134c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
135c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
136c5fb70c9SStefano Babic 
137c5fb70c9SStefano Babic 	/* FEC TX_CLK */
138c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
139c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
140c5fb70c9SStefano Babic 
141c5fb70c9SStefano Babic 	/* FEC TX_COL */
142c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
143c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
144c5fb70c9SStefano Babic 
145c5fb70c9SStefano Babic 	/* FEC RX_CLK */
146c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
147c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
148c5fb70c9SStefano Babic 
149c5fb70c9SStefano Babic 	/* FEC RX_CRS */
150c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
151c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
152c5fb70c9SStefano Babic 
153c5fb70c9SStefano Babic 	/* FEC RX_ER */
154c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
155c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
156c5fb70c9SStefano Babic 
157c5fb70c9SStefano Babic 	/* FEC RX_DV */
158c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
159c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
160c5fb70c9SStefano Babic }
161c5fb70c9SStefano Babic 
162b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
163b4377e12SStefano Babic static void setup_iomux_spi(void)
164b4377e12SStefano Babic {
165b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
166b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
167b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
168b4377e12SStefano Babic 
169b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
170b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
171b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
172b4377e12SStefano Babic 
173b4377e12SStefano Babic 	/* de-select SS1 of instance: ecspi1. */
174b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
175b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
176b4377e12SStefano Babic 
177b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
178b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
179b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
180b4377e12SStefano Babic 
181b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
182b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
183b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
184b4377e12SStefano Babic 
185b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
186b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
187b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
188b4377e12SStefano Babic }
189b4377e12SStefano Babic #endif
190b4377e12SStefano Babic 
191055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5
192055d9693SWolfgang Grandegger #define MX51EVK_USBH1_HUB_RST	IOMUX_TO_GPIO(MX51_PIN_GPIO1_7) /* GPIO1_7 */
193055d9693SWolfgang Grandegger #define MX51EVK_USBH1_STP	IOMUX_TO_GPIO(MX51_PIN_USBH1_STP) /* GPIO1_27 */
194055d9693SWolfgang Grandegger #define MX51EVK_USB_CLK_EN_B	IOMUX_TO_GPIO(MX51_PIN_EIM_D18) /* GPIO2_1 */
195055d9693SWolfgang Grandegger #define MX51EVK_USB_PHY_RESET	IOMUX_TO_GPIO(MX51_PIN_EIM_D21) /* GPIO2_5 */
196055d9693SWolfgang Grandegger 
197055d9693SWolfgang Grandegger #define USBH1_PAD	(PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |		\
198055d9693SWolfgang Grandegger 			 PAD_CTL_100K_PU | PAD_CTL_PUE_PULL |		\
199055d9693SWolfgang Grandegger 			 PAD_CTL_PKE_ENABLE | PAD_CTL_HYS_ENABLE)
200055d9693SWolfgang Grandegger #define GPIO_PAD	(PAD_CTL_DRV_HIGH | PAD_CTL_PKE_ENABLE |	\
201055d9693SWolfgang Grandegger 			 PAD_CTL_SRE_FAST)
202055d9693SWolfgang Grandegger #define NO_PAD		(1 << 16)
203055d9693SWolfgang Grandegger 
204055d9693SWolfgang Grandegger static void setup_usb_h1(void)
205055d9693SWolfgang Grandegger {
206055d9693SWolfgang Grandegger 	setup_iomux_usb_h1();
207055d9693SWolfgang Grandegger 
208055d9693SWolfgang Grandegger 	/* GPIO_1_7 for USBH1 hub reset */
209055d9693SWolfgang Grandegger 	mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
210055d9693SWolfgang Grandegger 	mxc_iomux_set_pad(MX51_PIN_GPIO1_7, NO_PAD);
211055d9693SWolfgang Grandegger 
212055d9693SWolfgang Grandegger 	/* GPIO_2_1 */
213055d9693SWolfgang Grandegger 	mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT1);
214055d9693SWolfgang Grandegger 	mxc_iomux_set_pad(MX51_PIN_EIM_D17, GPIO_PAD);
215055d9693SWolfgang Grandegger 
216055d9693SWolfgang Grandegger 	/* GPIO_2_5 for USB PHY reset */
217055d9693SWolfgang Grandegger 	mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT1);
218055d9693SWolfgang Grandegger 	mxc_iomux_set_pad(MX51_PIN_EIM_D21, GPIO_PAD);
219055d9693SWolfgang Grandegger }
220055d9693SWolfgang Grandegger 
22160bae5efSAnatolij Gustschin int board_ehci_hcd_init(int port)
222055d9693SWolfgang Grandegger {
223055d9693SWolfgang Grandegger 	/* Set USBH1_STP to GPIO and toggle it */
224055d9693SWolfgang Grandegger 	mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_GPIO);
225055d9693SWolfgang Grandegger 	mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
226055d9693SWolfgang Grandegger 
227055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USBH1_STP, 0);
228055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
229055d9693SWolfgang Grandegger 	mdelay(10);
230055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USBH1_STP, 1);
231055d9693SWolfgang Grandegger 
232055d9693SWolfgang Grandegger 	/* Set back USBH1_STP to be function */
233055d9693SWolfgang Grandegger 	mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
234055d9693SWolfgang Grandegger 	mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
235055d9693SWolfgang Grandegger 
236055d9693SWolfgang Grandegger 	/* De-assert USB PHY RESETB */
237055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
238055d9693SWolfgang Grandegger 
239055d9693SWolfgang Grandegger 	/* Drive USB_CLK_EN_B line low */
240055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
241055d9693SWolfgang Grandegger 
242055d9693SWolfgang Grandegger 	/* Reset USB hub */
243055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
244055d9693SWolfgang Grandegger 	mdelay(2);
245055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
24660bae5efSAnatolij Gustschin 	return 0;
247055d9693SWolfgang Grandegger }
248055d9693SWolfgang Grandegger #endif
249055d9693SWolfgang Grandegger 
250b4377e12SStefano Babic static void power_init(void)
251b4377e12SStefano Babic {
252b4377e12SStefano Babic 	unsigned int val;
253b4377e12SStefano Babic 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
2545357265aSStefano Babic 	struct pmic *p;
2555357265aSStefano Babic 
2565357265aSStefano Babic 	pmic_init();
2575357265aSStefano Babic 	p = get_pmic();
258b4377e12SStefano Babic 
259b4377e12SStefano Babic 	/* Write needed to Power Gate 2 register */
2605357265aSStefano Babic 	pmic_reg_read(p, REG_POWER_MISC, &val);
261b4377e12SStefano Babic 	val &= ~PWGT2SPIEN;
2625357265aSStefano Babic 	pmic_reg_write(p, REG_POWER_MISC, val);
263b4377e12SStefano Babic 
264888b4f43SShawn Guo 	/* Externally powered */
2655357265aSStefano Babic 	pmic_reg_read(p, REG_CHARGE, &val);
266888b4f43SShawn Guo 	val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
2675357265aSStefano Babic 	pmic_reg_write(p, REG_CHARGE, val);
268b4377e12SStefano Babic 
269b4377e12SStefano Babic 	/* power up the system first */
2705357265aSStefano Babic 	pmic_reg_write(p, REG_POWER_MISC, PWUP);
271b4377e12SStefano Babic 
272b4377e12SStefano Babic 	/* Set core voltage to 1.1V */
2735357265aSStefano Babic 	pmic_reg_read(p, REG_SW_0, &val);
274c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
2755357265aSStefano Babic 	pmic_reg_write(p, REG_SW_0, val);
276b4377e12SStefano Babic 
277b4377e12SStefano Babic 	/* Setup VCC (SW2) to 1.25 */
2785357265aSStefano Babic 	pmic_reg_read(p, REG_SW_1, &val);
279c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
2805357265aSStefano Babic 	pmic_reg_write(p, REG_SW_1, val);
281b4377e12SStefano Babic 
282b4377e12SStefano Babic 	/* Setup 1V2_DIG1 (SW3) to 1.25 */
2835357265aSStefano Babic 	pmic_reg_read(p, REG_SW_2, &val);
284c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
2855357265aSStefano Babic 	pmic_reg_write(p, REG_SW_2, val);
286b4377e12SStefano Babic 	udelay(50);
287b4377e12SStefano Babic 
288b4377e12SStefano Babic 	/* Raise the core frequency to 800MHz */
289b4377e12SStefano Babic 	writel(0x0, &mxc_ccm->cacrr);
290b4377e12SStefano Babic 
291b4377e12SStefano Babic 	/* Set switchers in Auto in NORMAL mode & STANDBY mode */
292b4377e12SStefano Babic 	/* Setup the switcher mode for SW1 & SW2*/
2935357265aSStefano Babic 	pmic_reg_read(p, REG_SW_4, &val);
294b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
295b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE2_SHIFT)));
296b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
297b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
2985357265aSStefano Babic 	pmic_reg_write(p, REG_SW_4, val);
299b4377e12SStefano Babic 
300b4377e12SStefano Babic 	/* Setup the switcher mode for SW3 & SW4 */
3015357265aSStefano Babic 	pmic_reg_read(p, REG_SW_5, &val);
302b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
303b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE4_SHIFT)));
304b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
305b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
3065357265aSStefano Babic 	pmic_reg_write(p, REG_SW_5, val);
307b4377e12SStefano Babic 
308b4377e12SStefano Babic 	/* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
3095357265aSStefano Babic 	pmic_reg_read(p, REG_SETTING_0, &val);
310b4377e12SStefano Babic 	val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
311b4377e12SStefano Babic 	val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
3125357265aSStefano Babic 	pmic_reg_write(p, REG_SETTING_0, val);
313b4377e12SStefano Babic 
314b4377e12SStefano Babic 	/* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
3155357265aSStefano Babic 	pmic_reg_read(p, REG_SETTING_1, &val);
316b4377e12SStefano Babic 	val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
317b4377e12SStefano Babic 	val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
3185357265aSStefano Babic 	pmic_reg_write(p, REG_SETTING_1, val);
319b4377e12SStefano Babic 
320b4377e12SStefano Babic 	/* Configure VGEN3 and VCAM regulators to use external PNP */
321b4377e12SStefano Babic 	val = VGEN3CONFIG | VCAMCONFIG;
3225357265aSStefano Babic 	pmic_reg_write(p, REG_MODE_1, val);
323b4377e12SStefano Babic 	udelay(200);
324b4377e12SStefano Babic 
325b4377e12SStefano Babic 	/* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
326b4377e12SStefano Babic 	val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
327b4377e12SStefano Babic 		VVIDEOEN | VAUDIOEN  | VSDEN;
3285357265aSStefano Babic 	pmic_reg_write(p, REG_MODE_1, val);
329b4377e12SStefano Babic 
330d736ebeaSFabio Estevam 	mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
33192550708SAshok Kumar Reddy 	gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
332d736ebeaSFabio Estevam 
333b4377e12SStefano Babic 	udelay(500);
334b4377e12SStefano Babic 
33592550708SAshok Kumar Reddy 	gpio_set_value(IMX_GPIO_NR(2, 14), 1);
336b4377e12SStefano Babic }
337b4377e12SStefano Babic 
338c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
339314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc)
340c5fb70c9SStefano Babic {
341c5fb70c9SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
342314284b1SThierry Reding 	int ret;
343c5fb70c9SStefano Babic 
34458aef72dSFabio Estevam 	mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1);
34592550708SAshok Kumar Reddy 	gpio_direction_input(IMX_GPIO_NR(1, 0));
34658aef72dSFabio Estevam 	mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
34792550708SAshok Kumar Reddy 	gpio_direction_input(IMX_GPIO_NR(1, 6));
34858aef72dSFabio Estevam 
349c5fb70c9SStefano Babic 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
35092550708SAshok Kumar Reddy 		ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
351c5fb70c9SStefano Babic 	else
35292550708SAshok Kumar Reddy 		ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
353c5fb70c9SStefano Babic 
354314284b1SThierry Reding 	return ret;
355c5fb70c9SStefano Babic }
356c5fb70c9SStefano Babic 
357c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis)
358c5fb70c9SStefano Babic {
359c5fb70c9SStefano Babic 	u32 index;
360c5fb70c9SStefano Babic 	s32 status = 0;
361c5fb70c9SStefano Babic 
362*a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
363*a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
364*a2ac1b3aSBenoît Thébaudeau 
365c5fb70c9SStefano Babic 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
366c5fb70c9SStefano Babic 			index++) {
367c5fb70c9SStefano Babic 		switch (index) {
368c5fb70c9SStefano Babic 		case 0:
369c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CMD,
370c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
371c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CLK,
372c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
373c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA0,
374c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
375c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA1,
376c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
377c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA2,
378c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
379c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA3,
380c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
381c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
382c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
383c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
384c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
385c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
386c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
387c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
388c5fb70c9SStefano Babic 				PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
389c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
390c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
391c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
392c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
393c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
394c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
395c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
396c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
397c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
398c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
399c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
400c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
401c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
402c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
403c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
404c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
405c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
406c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
407c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
408c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
409c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
410c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
411c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_0,
412c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
413c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
414c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
415c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_1,
416c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
417c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
418c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
419c5fb70c9SStefano Babic 			break;
420c5fb70c9SStefano Babic 		case 1:
421c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
422c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
423c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CLK,
424c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
425c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA0,
426c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
427c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA1,
428c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
429c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA2,
430c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
431c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA3,
432c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
433c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
434c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
435c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
436c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
437c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
438c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
439c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
440c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
441c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
442c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
443c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
444c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
445c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
446c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
447c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
448c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
449c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
450c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
451c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
452c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
453c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_6,
454c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
455c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
456c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
457c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_5,
458c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
459c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
460c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
461c5fb70c9SStefano Babic 			break;
462c5fb70c9SStefano Babic 		default:
463c5fb70c9SStefano Babic 			printf("Warning: you configured more ESDHC controller"
464c5fb70c9SStefano Babic 				"(%d) as supported by the board(2)\n",
465c5fb70c9SStefano Babic 				CONFIG_SYS_FSL_ESDHC_NUM);
466c5fb70c9SStefano Babic 			return status;
467c5fb70c9SStefano Babic 		}
468c5fb70c9SStefano Babic 		status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
469c5fb70c9SStefano Babic 	}
470c5fb70c9SStefano Babic 	return status;
471c5fb70c9SStefano Babic }
472c5fb70c9SStefano Babic #endif
473c5fb70c9SStefano Babic 
474f1adefd2SFabio Estevam static struct fb_videomode claa_wvga = {
475f1adefd2SFabio Estevam 	.name		= "CLAA07LC0ACW",
476f1adefd2SFabio Estevam 	.refresh	= 57,
477f1adefd2SFabio Estevam 	.xres		= 800,
478f1adefd2SFabio Estevam 	.yres		= 480,
479f1adefd2SFabio Estevam 	.pixclock	= 37037,
480f1adefd2SFabio Estevam 	.left_margin	= 40,
481f1adefd2SFabio Estevam 	.right_margin	= 60,
482f1adefd2SFabio Estevam 	.upper_margin	= 10,
483f1adefd2SFabio Estevam 	.lower_margin	= 10,
484f1adefd2SFabio Estevam 	.hsync_len	= 20,
485f1adefd2SFabio Estevam 	.vsync_len	= 10,
486f1adefd2SFabio Estevam 	.sync		= 0,
487f1adefd2SFabio Estevam 	.vmode		= FB_VMODE_NONINTERLACED
488f1adefd2SFabio Estevam };
489f1adefd2SFabio Estevam 
490f1adefd2SFabio Estevam void lcd_iomux(void)
491f1adefd2SFabio Estevam {
492f1adefd2SFabio Estevam 	/* DI2_PIN15 */
493f1adefd2SFabio Estevam 	mxc_request_iomux(MX51_PIN_DI_GP4, IOMUX_CONFIG_ALT4);
494f1adefd2SFabio Estevam 
495f1adefd2SFabio Estevam 	/* Pad settings for MX51_PIN_DI2_DISP_CLK */
496f1adefd2SFabio Estevam 	mxc_iomux_set_pad(MX51_PIN_DI2_DISP_CLK, PAD_CTL_HYS_NONE |
497f1adefd2SFabio Estevam 			  PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
498f1adefd2SFabio Estevam 			  PAD_CTL_DRV_MAX | PAD_CTL_SRE_SLOW);
499f1adefd2SFabio Estevam 
500f1adefd2SFabio Estevam 	/* Turn on 3.3V voltage for LCD */
501f1adefd2SFabio Estevam 	mxc_request_iomux(MX51_PIN_CSI2_D12, IOMUX_CONFIG_ALT3);
502f1adefd2SFabio Estevam 	gpio_direction_output(MX51EVK_LCD_3V3, 1);
503f1adefd2SFabio Estevam 
504f1adefd2SFabio Estevam 	/* Turn on 5V voltage for LCD */
505f1adefd2SFabio Estevam 	mxc_request_iomux(MX51_PIN_CSI2_D13, IOMUX_CONFIG_ALT3);
506f1adefd2SFabio Estevam 	gpio_direction_output(MX51EVK_LCD_5V, 1);
507f1adefd2SFabio Estevam 
508f1adefd2SFabio Estevam 	/* Turn on GPIO backlight */
509f1adefd2SFabio Estevam 	mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
510f1adefd2SFabio Estevam 	mxc_iomux_set_input(MX51_GPIO3_IPP_IND_G_IN_4_SELECT_INPUT,
511f1adefd2SFabio Estevam 							INPUT_CTL_PATH1);
512f1adefd2SFabio Estevam 	gpio_direction_output(MX51EVK_LCD_BACKLIGHT, 1);
513f1adefd2SFabio Estevam }
514f1adefd2SFabio Estevam 
515f1adefd2SFabio Estevam void lcd_enable(void)
516f1adefd2SFabio Estevam {
517a1b0e190SFabio Estevam 	int ret = ipuv3_fb_init(&claa_wvga, 1, IPU_PIX_FMT_RGB565);
518f1adefd2SFabio Estevam 	if (ret)
519f1adefd2SFabio Estevam 		printf("LCD cannot be configured: %d\n", ret);
520f1adefd2SFabio Estevam }
521f1adefd2SFabio Estevam 
522877eb0f9SLiu Hui-R64343 int board_early_init_f(void)
523877eb0f9SLiu Hui-R64343 {
524877eb0f9SLiu Hui-R64343 	setup_iomux_uart();
525877eb0f9SLiu Hui-R64343 	setup_iomux_fec();
526055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5
527055d9693SWolfgang Grandegger 	setup_usb_h1();
528055d9693SWolfgang Grandegger #endif
529f1adefd2SFabio Estevam 	lcd_iomux();
530877eb0f9SLiu Hui-R64343 
531877eb0f9SLiu Hui-R64343 	return 0;
532877eb0f9SLiu Hui-R64343 }
533877eb0f9SLiu Hui-R64343 
534c5fb70c9SStefano Babic int board_init(void)
535c5fb70c9SStefano Babic {
536c5fb70c9SStefano Babic 	/* address of boot parameters */
537c5fb70c9SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
538c5fb70c9SStefano Babic 
539f1adefd2SFabio Estevam 	lcd_enable();
540f1adefd2SFabio Estevam 
541c5fb70c9SStefano Babic 	return 0;
542c5fb70c9SStefano Babic }
543c5fb70c9SStefano Babic 
5449660e442SHelmut Raiger #ifdef CONFIG_BOARD_LATE_INIT
545b4377e12SStefano Babic int board_late_init(void)
546b4377e12SStefano Babic {
547b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
548b4377e12SStefano Babic 	setup_iomux_spi();
549b4377e12SStefano Babic 	power_init();
550b4377e12SStefano Babic #endif
551f1adefd2SFabio Estevam 
552b4377e12SStefano Babic 	return 0;
553b4377e12SStefano Babic }
554b4377e12SStefano Babic #endif
555b4377e12SStefano Babic 
5561e080988SFabio Estevam /*
5571e080988SFabio Estevam  * Do not overwrite the console
5581e080988SFabio Estevam  * Use always serial for U-Boot console
5591e080988SFabio Estevam  */
5601e080988SFabio Estevam int overwrite_console(void)
5611e080988SFabio Estevam {
5621e080988SFabio Estevam 	return 1;
5631e080988SFabio Estevam }
5641e080988SFabio Estevam 
565c5fb70c9SStefano Babic int checkboard(void)
566c5fb70c9SStefano Babic {
56751958904SJason Liu 	puts("Board: MX51EVK\n");
568c5fb70c9SStefano Babic 
569c5fb70c9SStefano Babic 	return 0;
570c5fb70c9SStefano Babic }
571