xref: /rk3399_rockchip-uboot/board/freescale/mx51evk/mx51evk.c (revision 753fc2ebf98a5112fd1dea4ea0806548c741beaf)
1c5fb70c9SStefano Babic /*
2c5fb70c9SStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3c5fb70c9SStefano Babic  *
4c5fb70c9SStefano Babic  * See file CREDITS for list of people who contributed to this
5c5fb70c9SStefano Babic  * project.
6c5fb70c9SStefano Babic  *
7c5fb70c9SStefano Babic  * This program is free software; you can redistribute it and/or
8c5fb70c9SStefano Babic  * modify it under the terms of the GNU General Public License as
9c5fb70c9SStefano Babic  * published by the Free Software Foundation; either version 2 of
10c5fb70c9SStefano Babic  * the License, or (at your option) any later version.
11c5fb70c9SStefano Babic  *
12c5fb70c9SStefano Babic  * This program is distributed in the hope that it will be useful,
13c5fb70c9SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14c5fb70c9SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15c5fb70c9SStefano Babic  * GNU General Public License for more details.
16c5fb70c9SStefano Babic  *
17c5fb70c9SStefano Babic  * You should have received a copy of the GNU General Public License
18c5fb70c9SStefano Babic  * along with this program; if not, write to the Free Software
19c5fb70c9SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20c5fb70c9SStefano Babic  * MA 02111-1307 USA
21c5fb70c9SStefano Babic  */
22c5fb70c9SStefano Babic 
23c5fb70c9SStefano Babic #include <common.h>
24c5fb70c9SStefano Babic #include <asm/io.h>
25*753fc2ebSStefano Babic #include <asm/gpio.h>
26c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h>
27ff9f475dSJason Liu #include <asm/arch/mx5x_pins.h>
28c5fb70c9SStefano Babic #include <asm/arch/iomux.h>
29c5fb70c9SStefano Babic #include <asm/errno.h>
30e4d34492SStefano Babic #include <asm/arch/sys_proto.h>
31b4377e12SStefano Babic #include <asm/arch/crm_regs.h>
32c5fb70c9SStefano Babic #include <i2c.h>
33c5fb70c9SStefano Babic #include <mmc.h>
34c5fb70c9SStefano Babic #include <fsl_esdhc.h>
35b4377e12SStefano Babic #include <fsl_pmic.h>
36b4377e12SStefano Babic #include <mc13892.h>
37c5fb70c9SStefano Babic 
38c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR;
39c5fb70c9SStefano Babic 
40c5fb70c9SStefano Babic static u32 system_rev;
41c5fb70c9SStefano Babic 
42c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
43c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = {
4468c07a0cSStefano Babic 	{MMC_SDHC1_BASE_ADDR, 1},
4568c07a0cSStefano Babic 	{MMC_SDHC2_BASE_ADDR, 1},
46c5fb70c9SStefano Babic };
47c5fb70c9SStefano Babic #endif
48c5fb70c9SStefano Babic 
49c5fb70c9SStefano Babic u32 get_board_rev(void)
50c5fb70c9SStefano Babic {
51c5fb70c9SStefano Babic 	return system_rev;
52c5fb70c9SStefano Babic }
53c5fb70c9SStefano Babic 
54c5fb70c9SStefano Babic int dram_init(void)
55c5fb70c9SStefano Babic {
561ab027cbSShawn Guo 	/* dram_init must store complete ramsize in gd->ram_size */
57a55d23ccSAlbert ARIBAUD 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
58c5fb70c9SStefano Babic 				PHYS_SDRAM_1_SIZE);
59c5fb70c9SStefano Babic 	return 0;
60c5fb70c9SStefano Babic }
61c5fb70c9SStefano Babic 
62c5fb70c9SStefano Babic static void setup_iomux_uart(void)
63c5fb70c9SStefano Babic {
64c5fb70c9SStefano Babic 	unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
65c5fb70c9SStefano Babic 			PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
66c5fb70c9SStefano Babic 
67c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
68c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
69c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
70c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
71c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
72c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
73c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
74c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
75c5fb70c9SStefano Babic }
76c5fb70c9SStefano Babic 
77c5fb70c9SStefano Babic static void setup_iomux_fec(void)
78c5fb70c9SStefano Babic {
79c5fb70c9SStefano Babic 	/*FEC_MDIO*/
80c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
81c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
82c5fb70c9SStefano Babic 
83c5fb70c9SStefano Babic 	/*FEC_MDC*/
84c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
85c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
86c5fb70c9SStefano Babic 
87c5fb70c9SStefano Babic 	/* FEC RDATA[3] */
88c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
89c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
90c5fb70c9SStefano Babic 
91c5fb70c9SStefano Babic 	/* FEC RDATA[2] */
92c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
93c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
94c5fb70c9SStefano Babic 
95c5fb70c9SStefano Babic 	/* FEC RDATA[1] */
96c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
97c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
98c5fb70c9SStefano Babic 
99c5fb70c9SStefano Babic 	/* FEC RDATA[0] */
100c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
101c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
102c5fb70c9SStefano Babic 
103c5fb70c9SStefano Babic 	/* FEC TDATA[3] */
104c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
105c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
106c5fb70c9SStefano Babic 
107c5fb70c9SStefano Babic 	/* FEC TDATA[2] */
108c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
109c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
110c5fb70c9SStefano Babic 
111c5fb70c9SStefano Babic 	/* FEC TDATA[1] */
112c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
113c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
114c5fb70c9SStefano Babic 
115c5fb70c9SStefano Babic 	/* FEC TDATA[0] */
116c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
117c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
118c5fb70c9SStefano Babic 
119c5fb70c9SStefano Babic 	/* FEC TX_EN */
120c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
121c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
122c5fb70c9SStefano Babic 
123c5fb70c9SStefano Babic 	/* FEC TX_ER */
124c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
125c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
126c5fb70c9SStefano Babic 
127c5fb70c9SStefano Babic 	/* FEC TX_CLK */
128c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
129c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
130c5fb70c9SStefano Babic 
131c5fb70c9SStefano Babic 	/* FEC TX_COL */
132c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
133c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
134c5fb70c9SStefano Babic 
135c5fb70c9SStefano Babic 	/* FEC RX_CLK */
136c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
137c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
138c5fb70c9SStefano Babic 
139c5fb70c9SStefano Babic 	/* FEC RX_CRS */
140c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
141c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
142c5fb70c9SStefano Babic 
143c5fb70c9SStefano Babic 	/* FEC RX_ER */
144c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
145c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
146c5fb70c9SStefano Babic 
147c5fb70c9SStefano Babic 	/* FEC RX_DV */
148c5fb70c9SStefano Babic 	mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
149c5fb70c9SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
150c5fb70c9SStefano Babic }
151c5fb70c9SStefano Babic 
152b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
153b4377e12SStefano Babic static void setup_iomux_spi(void)
154b4377e12SStefano Babic {
155b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
156b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
157b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
158b4377e12SStefano Babic 
159b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
160b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
161b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
162b4377e12SStefano Babic 
163b4377e12SStefano Babic 	/* de-select SS1 of instance: ecspi1. */
164b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
165b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
166b4377e12SStefano Babic 
167b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
168b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
169b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
170b4377e12SStefano Babic 
171b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
172b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
173b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
174b4377e12SStefano Babic 
175b4377e12SStefano Babic 	/* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
176b4377e12SStefano Babic 	mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
177b4377e12SStefano Babic 	mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
178b4377e12SStefano Babic }
179b4377e12SStefano Babic #endif
180b4377e12SStefano Babic 
181b4377e12SStefano Babic static void power_init(void)
182b4377e12SStefano Babic {
183b4377e12SStefano Babic 	unsigned int val;
184b4377e12SStefano Babic 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
185b4377e12SStefano Babic 
186b4377e12SStefano Babic 	/* Write needed to Power Gate 2 register */
187b4377e12SStefano Babic 	val = pmic_reg_read(REG_POWER_MISC);
188b4377e12SStefano Babic 	val &= ~PWGT2SPIEN;
189b4377e12SStefano Babic 	pmic_reg_write(REG_POWER_MISC, val);
190b4377e12SStefano Babic 
191888b4f43SShawn Guo 	/* Externally powered */
192888b4f43SShawn Guo 	val = pmic_reg_read(REG_CHARGE);
193888b4f43SShawn Guo 	val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
194888b4f43SShawn Guo 	pmic_reg_write(REG_CHARGE, val);
195b4377e12SStefano Babic 
196b4377e12SStefano Babic 	/* power up the system first */
197b4377e12SStefano Babic 	pmic_reg_write(REG_POWER_MISC, PWUP);
198b4377e12SStefano Babic 
199b4377e12SStefano Babic 	/* Set core voltage to 1.1V */
200b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_0);
201c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
202b4377e12SStefano Babic 	pmic_reg_write(REG_SW_0, val);
203b4377e12SStefano Babic 
204b4377e12SStefano Babic 	/* Setup VCC (SW2) to 1.25 */
205b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_1);
206c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
207b4377e12SStefano Babic 	pmic_reg_write(REG_SW_1, val);
208b4377e12SStefano Babic 
209b4377e12SStefano Babic 	/* Setup 1V2_DIG1 (SW3) to 1.25 */
210b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_2);
211c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
212b4377e12SStefano Babic 	pmic_reg_write(REG_SW_2, val);
213b4377e12SStefano Babic 	udelay(50);
214b4377e12SStefano Babic 
215b4377e12SStefano Babic 	/* Raise the core frequency to 800MHz */
216b4377e12SStefano Babic 	writel(0x0, &mxc_ccm->cacrr);
217b4377e12SStefano Babic 
218b4377e12SStefano Babic 	/* Set switchers in Auto in NORMAL mode & STANDBY mode */
219b4377e12SStefano Babic 	/* Setup the switcher mode for SW1 & SW2*/
220b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_4);
221b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
222b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE2_SHIFT)));
223b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
224b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
225b4377e12SStefano Babic 	pmic_reg_write(REG_SW_4, val);
226b4377e12SStefano Babic 
227b4377e12SStefano Babic 	/* Setup the switcher mode for SW3 & SW4 */
228b4377e12SStefano Babic 	val = pmic_reg_read(REG_SW_5);
229b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
230b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE4_SHIFT)));
231b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
232b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
233b4377e12SStefano Babic 	pmic_reg_write(REG_SW_5, val);
234b4377e12SStefano Babic 
235b4377e12SStefano Babic 	/* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
236b4377e12SStefano Babic 	val = pmic_reg_read(REG_SETTING_0);
237b4377e12SStefano Babic 	val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
238b4377e12SStefano Babic 	val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
239b4377e12SStefano Babic 	pmic_reg_write(REG_SETTING_0, val);
240b4377e12SStefano Babic 
241b4377e12SStefano Babic 	/* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
242b4377e12SStefano Babic 	val = pmic_reg_read(REG_SETTING_1);
243b4377e12SStefano Babic 	val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
244b4377e12SStefano Babic 	val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
245b4377e12SStefano Babic 	pmic_reg_write(REG_SETTING_1, val);
246b4377e12SStefano Babic 
247b4377e12SStefano Babic 	/* Configure VGEN3 and VCAM regulators to use external PNP */
248b4377e12SStefano Babic 	val = VGEN3CONFIG | VCAMCONFIG;
249b4377e12SStefano Babic 	pmic_reg_write(REG_MODE_1, val);
250b4377e12SStefano Babic 	udelay(200);
251b4377e12SStefano Babic 
252*753fc2ebSStefano Babic 	gpio_direction_output(46, 0);
253b4377e12SStefano Babic 
254b4377e12SStefano Babic 	/* Reset the ethernet controller over GPIO */
255b4377e12SStefano Babic 	writel(0x1, IOMUXC_BASE_ADDR + 0x0AC);
256b4377e12SStefano Babic 
257b4377e12SStefano Babic 	/* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
258b4377e12SStefano Babic 	val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
259b4377e12SStefano Babic 		VVIDEOEN | VAUDIOEN  | VSDEN;
260b4377e12SStefano Babic 	pmic_reg_write(REG_MODE_1, val);
261b4377e12SStefano Babic 
262b4377e12SStefano Babic 	udelay(500);
263b4377e12SStefano Babic 
264*753fc2ebSStefano Babic 	gpio_set_value(46, 1);
265b4377e12SStefano Babic }
266b4377e12SStefano Babic 
267c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
268c5fb70c9SStefano Babic int board_mmc_getcd(u8 *cd, struct mmc *mmc)
269c5fb70c9SStefano Babic {
270c5fb70c9SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
271c5fb70c9SStefano Babic 
272c5fb70c9SStefano Babic 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
273*753fc2ebSStefano Babic 		*cd = gpio_get_value(0);
274c5fb70c9SStefano Babic 	else
275*753fc2ebSStefano Babic 		*cd = gpio_get_value(6);
276c5fb70c9SStefano Babic 
277c5fb70c9SStefano Babic 	return 0;
278c5fb70c9SStefano Babic }
279c5fb70c9SStefano Babic 
280c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis)
281c5fb70c9SStefano Babic {
282c5fb70c9SStefano Babic 	u32 index;
283c5fb70c9SStefano Babic 	s32 status = 0;
284c5fb70c9SStefano Babic 
285c5fb70c9SStefano Babic 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
286c5fb70c9SStefano Babic 			index++) {
287c5fb70c9SStefano Babic 		switch (index) {
288c5fb70c9SStefano Babic 		case 0:
289c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CMD,
290c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
291c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_CLK,
292c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
293c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA0,
294c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
295c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA1,
296c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
297c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA2,
298c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
299c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD1_DATA3,
300c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
301c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
302c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
303c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
304c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
305c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
306c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
307c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
308c5fb70c9SStefano Babic 				PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
309c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
310c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
311c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
312c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
313c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
314c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
315c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
316c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
317c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
318c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
319c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
320c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
321c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
322c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
323c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
324c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
325c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
326c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
327c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
328c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
329c5fb70c9SStefano Babic 				PAD_CTL_PUE_PULL |
330c5fb70c9SStefano Babic 				PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
331c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_0,
332c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
333c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
334c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
335c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_1,
336c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
337c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
338c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
339c5fb70c9SStefano Babic 			break;
340c5fb70c9SStefano Babic 		case 1:
341c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
342c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
343c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CLK,
344c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
345c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA0,
346c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
347c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA1,
348c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
349c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA2,
350c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
351c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_DATA3,
352c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0);
353c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
354c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
355c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
356c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
357c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
358c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
359c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
360c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
361c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
362c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
363c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
364c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
365c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
366c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
367c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
368c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
369c5fb70c9SStefano Babic 				PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
370c5fb70c9SStefano Babic 				PAD_CTL_SRE_FAST);
371c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_SD2_CMD,
372c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
373c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_6,
374c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
375c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
376c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
377c5fb70c9SStefano Babic 			mxc_request_iomux(MX51_PIN_GPIO1_5,
378c5fb70c9SStefano Babic 				IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
379c5fb70c9SStefano Babic 			mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
380c5fb70c9SStefano Babic 				PAD_CTL_HYS_ENABLE);
381c5fb70c9SStefano Babic 			break;
382c5fb70c9SStefano Babic 		default:
383c5fb70c9SStefano Babic 			printf("Warning: you configured more ESDHC controller"
384c5fb70c9SStefano Babic 				"(%d) as supported by the board(2)\n",
385c5fb70c9SStefano Babic 				CONFIG_SYS_FSL_ESDHC_NUM);
386c5fb70c9SStefano Babic 			return status;
387c5fb70c9SStefano Babic 		}
388c5fb70c9SStefano Babic 		status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
389c5fb70c9SStefano Babic 	}
390c5fb70c9SStefano Babic 	return status;
391c5fb70c9SStefano Babic }
392c5fb70c9SStefano Babic #endif
393c5fb70c9SStefano Babic 
394877eb0f9SLiu Hui-R64343 int board_early_init_f(void)
395877eb0f9SLiu Hui-R64343 {
396877eb0f9SLiu Hui-R64343 	setup_iomux_uart();
397877eb0f9SLiu Hui-R64343 	setup_iomux_fec();
398877eb0f9SLiu Hui-R64343 
399877eb0f9SLiu Hui-R64343 	return 0;
400877eb0f9SLiu Hui-R64343 }
401877eb0f9SLiu Hui-R64343 
402c5fb70c9SStefano Babic int board_init(void)
403c5fb70c9SStefano Babic {
404c5fb70c9SStefano Babic 	system_rev = get_cpu_rev();
405c5fb70c9SStefano Babic 
406c5fb70c9SStefano Babic 	gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE;
407c5fb70c9SStefano Babic 	/* address of boot parameters */
408c5fb70c9SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
409c5fb70c9SStefano Babic 
410c5fb70c9SStefano Babic 	return 0;
411c5fb70c9SStefano Babic }
412c5fb70c9SStefano Babic 
413b4377e12SStefano Babic #ifdef BOARD_LATE_INIT
414b4377e12SStefano Babic int board_late_init(void)
415b4377e12SStefano Babic {
416b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
417b4377e12SStefano Babic 	setup_iomux_spi();
418b4377e12SStefano Babic 	power_init();
419b4377e12SStefano Babic #endif
420b4377e12SStefano Babic 	return 0;
421b4377e12SStefano Babic }
422b4377e12SStefano Babic #endif
423b4377e12SStefano Babic 
424c5fb70c9SStefano Babic int checkboard(void)
425c5fb70c9SStefano Babic {
42651958904SJason Liu 	puts("Board: MX51EVK\n");
427c5fb70c9SStefano Babic 
428c5fb70c9SStefano Babic 	return 0;
429c5fb70c9SStefano Babic }
430