1c5fb70c9SStefano Babic /* 2c5fb70c9SStefano Babic * (C) Copyright 2009 Freescale Semiconductor, Inc. 3c5fb70c9SStefano Babic * 4c5fb70c9SStefano Babic * See file CREDITS for list of people who contributed to this 5c5fb70c9SStefano Babic * project. 6c5fb70c9SStefano Babic * 7c5fb70c9SStefano Babic * This program is free software; you can redistribute it and/or 8c5fb70c9SStefano Babic * modify it under the terms of the GNU General Public License as 9c5fb70c9SStefano Babic * published by the Free Software Foundation; either version 2 of 10c5fb70c9SStefano Babic * the License, or (at your option) any later version. 11c5fb70c9SStefano Babic * 12c5fb70c9SStefano Babic * This program is distributed in the hope that it will be useful, 13c5fb70c9SStefano Babic * but WITHOUT ANY WARRANTY; without even the implied warranty of 14c5fb70c9SStefano Babic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15c5fb70c9SStefano Babic * GNU General Public License for more details. 16c5fb70c9SStefano Babic * 17c5fb70c9SStefano Babic * You should have received a copy of the GNU General Public License 18c5fb70c9SStefano Babic * along with this program; if not, write to the Free Software 19c5fb70c9SStefano Babic * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20c5fb70c9SStefano Babic * MA 02111-1307 USA 21c5fb70c9SStefano Babic */ 22c5fb70c9SStefano Babic 23c5fb70c9SStefano Babic #include <common.h> 24c5fb70c9SStefano Babic #include <asm/io.h> 25753fc2ebSStefano Babic #include <asm/gpio.h> 26c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h> 27ff9f475dSJason Liu #include <asm/arch/mx5x_pins.h> 28c5fb70c9SStefano Babic #include <asm/arch/iomux.h> 29c5fb70c9SStefano Babic #include <asm/errno.h> 30e4d34492SStefano Babic #include <asm/arch/sys_proto.h> 31b4377e12SStefano Babic #include <asm/arch/crm_regs.h> 32c5fb70c9SStefano Babic #include <i2c.h> 33c5fb70c9SStefano Babic #include <mmc.h> 34c5fb70c9SStefano Babic #include <fsl_esdhc.h> 355357265aSStefano Babic #include <pmic.h> 36b4377e12SStefano Babic #include <fsl_pmic.h> 37b4377e12SStefano Babic #include <mc13892.h> 38055d9693SWolfgang Grandegger #include <usb/ehci-fsl.h> 39c5fb70c9SStefano Babic 40c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR; 41c5fb70c9SStefano Babic 42c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC 43c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = { 4468c07a0cSStefano Babic {MMC_SDHC1_BASE_ADDR, 1}, 4568c07a0cSStefano Babic {MMC_SDHC2_BASE_ADDR, 1}, 46c5fb70c9SStefano Babic }; 47c5fb70c9SStefano Babic #endif 48c5fb70c9SStefano Babic 49c5fb70c9SStefano Babic int dram_init(void) 50c5fb70c9SStefano Babic { 511ab027cbSShawn Guo /* dram_init must store complete ramsize in gd->ram_size */ 52a55d23ccSAlbert ARIBAUD gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, 53c5fb70c9SStefano Babic PHYS_SDRAM_1_SIZE); 54c5fb70c9SStefano Babic return 0; 55c5fb70c9SStefano Babic } 56c5fb70c9SStefano Babic 57c5fb70c9SStefano Babic static void setup_iomux_uart(void) 58c5fb70c9SStefano Babic { 59c5fb70c9SStefano Babic unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE | 60c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH; 61c5fb70c9SStefano Babic 62c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0); 63c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST); 64c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0); 65c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST); 66c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0); 67c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad); 68c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0); 69c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad); 70c5fb70c9SStefano Babic } 71c5fb70c9SStefano Babic 72c5fb70c9SStefano Babic static void setup_iomux_fec(void) 73c5fb70c9SStefano Babic { 74c5fb70c9SStefano Babic /*FEC_MDIO*/ 75c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3); 76c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD); 77c5fb70c9SStefano Babic 78c5fb70c9SStefano Babic /*FEC_MDC*/ 79c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2); 80c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004); 81c5fb70c9SStefano Babic 82c5fb70c9SStefano Babic /* FEC RDATA[3] */ 83c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3); 84c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180); 85c5fb70c9SStefano Babic 86c5fb70c9SStefano Babic /* FEC RDATA[2] */ 87c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3); 88c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180); 89c5fb70c9SStefano Babic 90c5fb70c9SStefano Babic /* FEC RDATA[1] */ 91c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3); 92c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180); 93c5fb70c9SStefano Babic 94c5fb70c9SStefano Babic /* FEC RDATA[0] */ 95c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2); 96c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180); 97c5fb70c9SStefano Babic 98c5fb70c9SStefano Babic /* FEC TDATA[3] */ 99c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2); 100c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004); 101c5fb70c9SStefano Babic 102c5fb70c9SStefano Babic /* FEC TDATA[2] */ 103c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2); 104c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004); 105c5fb70c9SStefano Babic 106c5fb70c9SStefano Babic /* FEC TDATA[1] */ 107c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2); 108c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004); 109c5fb70c9SStefano Babic 110c5fb70c9SStefano Babic /* FEC TDATA[0] */ 111c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2); 112c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004); 113c5fb70c9SStefano Babic 114c5fb70c9SStefano Babic /* FEC TX_EN */ 115c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1); 116c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004); 117c5fb70c9SStefano Babic 118c5fb70c9SStefano Babic /* FEC TX_ER */ 119c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2); 120c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004); 121c5fb70c9SStefano Babic 122c5fb70c9SStefano Babic /* FEC TX_CLK */ 123c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1); 124c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180); 125c5fb70c9SStefano Babic 126c5fb70c9SStefano Babic /* FEC TX_COL */ 127c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1); 128c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180); 129c5fb70c9SStefano Babic 130c5fb70c9SStefano Babic /* FEC RX_CLK */ 131c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1); 132c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180); 133c5fb70c9SStefano Babic 134c5fb70c9SStefano Babic /* FEC RX_CRS */ 135c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3); 136c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180); 137c5fb70c9SStefano Babic 138c5fb70c9SStefano Babic /* FEC RX_ER */ 139c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3); 140c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180); 141c5fb70c9SStefano Babic 142c5fb70c9SStefano Babic /* FEC RX_DV */ 143c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2); 144c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180); 145c5fb70c9SStefano Babic } 146c5fb70c9SStefano Babic 147b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI 148b4377e12SStefano Babic static void setup_iomux_spi(void) 149b4377e12SStefano Babic { 150b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */ 151b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0); 152b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105); 153b4377e12SStefano Babic 154b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */ 155b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0); 156b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105); 157b4377e12SStefano Babic 158b4377e12SStefano Babic /* de-select SS1 of instance: ecspi1. */ 159b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3); 160b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85); 161b4377e12SStefano Babic 162b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */ 163b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0); 164b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185); 165b4377e12SStefano Babic 166b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */ 167b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0); 168b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180); 169b4377e12SStefano Babic 170b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */ 171b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0); 172b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105); 173b4377e12SStefano Babic } 174b4377e12SStefano Babic #endif 175b4377e12SStefano Babic 176055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5 177055d9693SWolfgang Grandegger #define MX51EVK_USBH1_HUB_RST IOMUX_TO_GPIO(MX51_PIN_GPIO1_7) /* GPIO1_7 */ 178055d9693SWolfgang Grandegger #define MX51EVK_USBH1_STP IOMUX_TO_GPIO(MX51_PIN_USBH1_STP) /* GPIO1_27 */ 179055d9693SWolfgang Grandegger #define MX51EVK_USB_CLK_EN_B IOMUX_TO_GPIO(MX51_PIN_EIM_D18) /* GPIO2_1 */ 180055d9693SWolfgang Grandegger #define MX51EVK_USB_PHY_RESET IOMUX_TO_GPIO(MX51_PIN_EIM_D21) /* GPIO2_5 */ 181055d9693SWolfgang Grandegger 182055d9693SWolfgang Grandegger #define USBH1_PAD (PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH | \ 183055d9693SWolfgang Grandegger PAD_CTL_100K_PU | PAD_CTL_PUE_PULL | \ 184055d9693SWolfgang Grandegger PAD_CTL_PKE_ENABLE | PAD_CTL_HYS_ENABLE) 185055d9693SWolfgang Grandegger #define GPIO_PAD (PAD_CTL_DRV_HIGH | PAD_CTL_PKE_ENABLE | \ 186055d9693SWolfgang Grandegger PAD_CTL_SRE_FAST) 187055d9693SWolfgang Grandegger #define NO_PAD (1 << 16) 188055d9693SWolfgang Grandegger 189055d9693SWolfgang Grandegger static void setup_usb_h1(void) 190055d9693SWolfgang Grandegger { 191055d9693SWolfgang Grandegger setup_iomux_usb_h1(); 192055d9693SWolfgang Grandegger 193055d9693SWolfgang Grandegger /* GPIO_1_7 for USBH1 hub reset */ 194055d9693SWolfgang Grandegger mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0); 195055d9693SWolfgang Grandegger mxc_iomux_set_pad(MX51_PIN_GPIO1_7, NO_PAD); 196055d9693SWolfgang Grandegger 197055d9693SWolfgang Grandegger /* GPIO_2_1 */ 198055d9693SWolfgang Grandegger mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT1); 199055d9693SWolfgang Grandegger mxc_iomux_set_pad(MX51_PIN_EIM_D17, GPIO_PAD); 200055d9693SWolfgang Grandegger 201055d9693SWolfgang Grandegger /* GPIO_2_5 for USB PHY reset */ 202055d9693SWolfgang Grandegger mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT1); 203055d9693SWolfgang Grandegger mxc_iomux_set_pad(MX51_PIN_EIM_D21, GPIO_PAD); 204055d9693SWolfgang Grandegger } 205055d9693SWolfgang Grandegger 206*60bae5efSAnatolij Gustschin int board_ehci_hcd_init(int port) 207055d9693SWolfgang Grandegger { 208055d9693SWolfgang Grandegger /* Set USBH1_STP to GPIO and toggle it */ 209055d9693SWolfgang Grandegger mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_GPIO); 210055d9693SWolfgang Grandegger mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD); 211055d9693SWolfgang Grandegger 212055d9693SWolfgang Grandegger gpio_direction_output(MX51EVK_USBH1_STP, 0); 213055d9693SWolfgang Grandegger gpio_direction_output(MX51EVK_USB_PHY_RESET, 0); 214055d9693SWolfgang Grandegger mdelay(10); 215055d9693SWolfgang Grandegger gpio_set_value(MX51EVK_USBH1_STP, 1); 216055d9693SWolfgang Grandegger 217055d9693SWolfgang Grandegger /* Set back USBH1_STP to be function */ 218055d9693SWolfgang Grandegger mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0); 219055d9693SWolfgang Grandegger mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD); 220055d9693SWolfgang Grandegger 221055d9693SWolfgang Grandegger /* De-assert USB PHY RESETB */ 222055d9693SWolfgang Grandegger gpio_set_value(MX51EVK_USB_PHY_RESET, 1); 223055d9693SWolfgang Grandegger 224055d9693SWolfgang Grandegger /* Drive USB_CLK_EN_B line low */ 225055d9693SWolfgang Grandegger gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0); 226055d9693SWolfgang Grandegger 227055d9693SWolfgang Grandegger /* Reset USB hub */ 228055d9693SWolfgang Grandegger gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0); 229055d9693SWolfgang Grandegger mdelay(2); 230055d9693SWolfgang Grandegger gpio_set_value(MX51EVK_USBH1_HUB_RST, 1); 231*60bae5efSAnatolij Gustschin return 0; 232055d9693SWolfgang Grandegger } 233055d9693SWolfgang Grandegger #endif 234055d9693SWolfgang Grandegger 235b4377e12SStefano Babic static void power_init(void) 236b4377e12SStefano Babic { 237b4377e12SStefano Babic unsigned int val; 238b4377e12SStefano Babic struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE; 2395357265aSStefano Babic struct pmic *p; 2405357265aSStefano Babic 2415357265aSStefano Babic pmic_init(); 2425357265aSStefano Babic p = get_pmic(); 243b4377e12SStefano Babic 244b4377e12SStefano Babic /* Write needed to Power Gate 2 register */ 2455357265aSStefano Babic pmic_reg_read(p, REG_POWER_MISC, &val); 246b4377e12SStefano Babic val &= ~PWGT2SPIEN; 2475357265aSStefano Babic pmic_reg_write(p, REG_POWER_MISC, val); 248b4377e12SStefano Babic 249888b4f43SShawn Guo /* Externally powered */ 2505357265aSStefano Babic pmic_reg_read(p, REG_CHARGE, &val); 251888b4f43SShawn Guo val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB; 2525357265aSStefano Babic pmic_reg_write(p, REG_CHARGE, val); 253b4377e12SStefano Babic 254b4377e12SStefano Babic /* power up the system first */ 2555357265aSStefano Babic pmic_reg_write(p, REG_POWER_MISC, PWUP); 256b4377e12SStefano Babic 257b4377e12SStefano Babic /* Set core voltage to 1.1V */ 2585357265aSStefano Babic pmic_reg_read(p, REG_SW_0, &val); 259c4a3c744SMarek Vasut val = (val & ~SWx_VOLT_MASK) | SWx_1_100V; 2605357265aSStefano Babic pmic_reg_write(p, REG_SW_0, val); 261b4377e12SStefano Babic 262b4377e12SStefano Babic /* Setup VCC (SW2) to 1.25 */ 2635357265aSStefano Babic pmic_reg_read(p, REG_SW_1, &val); 264c4a3c744SMarek Vasut val = (val & ~SWx_VOLT_MASK) | SWx_1_250V; 2655357265aSStefano Babic pmic_reg_write(p, REG_SW_1, val); 266b4377e12SStefano Babic 267b4377e12SStefano Babic /* Setup 1V2_DIG1 (SW3) to 1.25 */ 2685357265aSStefano Babic pmic_reg_read(p, REG_SW_2, &val); 269c4a3c744SMarek Vasut val = (val & ~SWx_VOLT_MASK) | SWx_1_250V; 2705357265aSStefano Babic pmic_reg_write(p, REG_SW_2, val); 271b4377e12SStefano Babic udelay(50); 272b4377e12SStefano Babic 273b4377e12SStefano Babic /* Raise the core frequency to 800MHz */ 274b4377e12SStefano Babic writel(0x0, &mxc_ccm->cacrr); 275b4377e12SStefano Babic 276b4377e12SStefano Babic /* Set switchers in Auto in NORMAL mode & STANDBY mode */ 277b4377e12SStefano Babic /* Setup the switcher mode for SW1 & SW2*/ 2785357265aSStefano Babic pmic_reg_read(p, REG_SW_4, &val); 279b4377e12SStefano Babic val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) | 280b4377e12SStefano Babic (SWMODE_MASK << SWMODE2_SHIFT))); 281b4377e12SStefano Babic val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) | 282b4377e12SStefano Babic (SWMODE_AUTO_AUTO << SWMODE2_SHIFT); 2835357265aSStefano Babic pmic_reg_write(p, REG_SW_4, val); 284b4377e12SStefano Babic 285b4377e12SStefano Babic /* Setup the switcher mode for SW3 & SW4 */ 2865357265aSStefano Babic pmic_reg_read(p, REG_SW_5, &val); 287b4377e12SStefano Babic val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) | 288b4377e12SStefano Babic (SWMODE_MASK << SWMODE4_SHIFT))); 289b4377e12SStefano Babic val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) | 290b4377e12SStefano Babic (SWMODE_AUTO_AUTO << SWMODE4_SHIFT); 2915357265aSStefano Babic pmic_reg_write(p, REG_SW_5, val); 292b4377e12SStefano Babic 293b4377e12SStefano Babic /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */ 2945357265aSStefano Babic pmic_reg_read(p, REG_SETTING_0, &val); 295b4377e12SStefano Babic val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK); 296b4377e12SStefano Babic val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6; 2975357265aSStefano Babic pmic_reg_write(p, REG_SETTING_0, val); 298b4377e12SStefano Babic 299b4377e12SStefano Babic /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */ 3005357265aSStefano Babic pmic_reg_read(p, REG_SETTING_1, &val); 301b4377e12SStefano Babic val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK); 302b4377e12SStefano Babic val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775; 3035357265aSStefano Babic pmic_reg_write(p, REG_SETTING_1, val); 304b4377e12SStefano Babic 305b4377e12SStefano Babic /* Configure VGEN3 and VCAM regulators to use external PNP */ 306b4377e12SStefano Babic val = VGEN3CONFIG | VCAMCONFIG; 3075357265aSStefano Babic pmic_reg_write(p, REG_MODE_1, val); 308b4377e12SStefano Babic udelay(200); 309b4377e12SStefano Babic 310b4377e12SStefano Babic /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */ 311b4377e12SStefano Babic val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG | 312b4377e12SStefano Babic VVIDEOEN | VAUDIOEN | VSDEN; 3135357265aSStefano Babic pmic_reg_write(p, REG_MODE_1, val); 314b4377e12SStefano Babic 315d736ebeaSFabio Estevam mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1); 316d736ebeaSFabio Estevam gpio_direction_output(46, 0); 317d736ebeaSFabio Estevam 318b4377e12SStefano Babic udelay(500); 319b4377e12SStefano Babic 320753fc2ebSStefano Babic gpio_set_value(46, 1); 321b4377e12SStefano Babic } 322b4377e12SStefano Babic 323c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC 324c5fb70c9SStefano Babic int board_mmc_getcd(u8 *cd, struct mmc *mmc) 325c5fb70c9SStefano Babic { 326c5fb70c9SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 327c5fb70c9SStefano Babic 32858aef72dSFabio Estevam mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1); 32958aef72dSFabio Estevam mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0); 33058aef72dSFabio Estevam 331c5fb70c9SStefano Babic if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR) 332753fc2ebSStefano Babic *cd = gpio_get_value(0); 333c5fb70c9SStefano Babic else 334753fc2ebSStefano Babic *cd = gpio_get_value(6); 335c5fb70c9SStefano Babic 336c5fb70c9SStefano Babic return 0; 337c5fb70c9SStefano Babic } 338c5fb70c9SStefano Babic 339c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis) 340c5fb70c9SStefano Babic { 341c5fb70c9SStefano Babic u32 index; 342c5fb70c9SStefano Babic s32 status = 0; 343c5fb70c9SStefano Babic 344c5fb70c9SStefano Babic for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; 345c5fb70c9SStefano Babic index++) { 346c5fb70c9SStefano Babic switch (index) { 347c5fb70c9SStefano Babic case 0: 348c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_CMD, 349c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 350c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_CLK, 351c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 352c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA0, 353c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 354c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA1, 355c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 356c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA2, 357c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 358c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA3, 359c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 360c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_CMD, 361c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 362c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 363c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 364c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 365c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_CLK, 366c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 367c5fb70c9SStefano Babic PAD_CTL_HYS_NONE | PAD_CTL_47K_PU | 368c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 369c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 370c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA0, 371c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 372c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 373c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 374c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 375c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA1, 376c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 377c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 378c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 379c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 380c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA2, 381c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 382c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 383c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 384c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 385c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA3, 386c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 387c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD | 388c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 389c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 390c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_0, 391c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 392c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_0, 393c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 394c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_1, 395c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 396c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_1, 397c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 398c5fb70c9SStefano Babic break; 399c5fb70c9SStefano Babic case 1: 400c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CMD, 401c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 402c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CLK, 403c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 404c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA0, 405c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 406c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA1, 407c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 408c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA2, 409c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 410c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA3, 411c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 412c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_CMD, 413c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 414c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 415c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_CLK, 416c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 417c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 418c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA0, 419c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 420c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 421c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA1, 422c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 423c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 424c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA2, 425c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 426c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 427c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA3, 428c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 429c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 430c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CMD, 431c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 432c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_6, 433c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 434c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_6, 435c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 436c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_5, 437c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 438c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_5, 439c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 440c5fb70c9SStefano Babic break; 441c5fb70c9SStefano Babic default: 442c5fb70c9SStefano Babic printf("Warning: you configured more ESDHC controller" 443c5fb70c9SStefano Babic "(%d) as supported by the board(2)\n", 444c5fb70c9SStefano Babic CONFIG_SYS_FSL_ESDHC_NUM); 445c5fb70c9SStefano Babic return status; 446c5fb70c9SStefano Babic } 447c5fb70c9SStefano Babic status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]); 448c5fb70c9SStefano Babic } 449c5fb70c9SStefano Babic return status; 450c5fb70c9SStefano Babic } 451c5fb70c9SStefano Babic #endif 452c5fb70c9SStefano Babic 453877eb0f9SLiu Hui-R64343 int board_early_init_f(void) 454877eb0f9SLiu Hui-R64343 { 455877eb0f9SLiu Hui-R64343 setup_iomux_uart(); 456877eb0f9SLiu Hui-R64343 setup_iomux_fec(); 457055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5 458055d9693SWolfgang Grandegger setup_usb_h1(); 459055d9693SWolfgang Grandegger #endif 460877eb0f9SLiu Hui-R64343 461877eb0f9SLiu Hui-R64343 return 0; 462877eb0f9SLiu Hui-R64343 } 463877eb0f9SLiu Hui-R64343 464c5fb70c9SStefano Babic int board_init(void) 465c5fb70c9SStefano Babic { 466c5fb70c9SStefano Babic /* address of boot parameters */ 467c5fb70c9SStefano Babic gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 468c5fb70c9SStefano Babic 469c5fb70c9SStefano Babic return 0; 470c5fb70c9SStefano Babic } 471c5fb70c9SStefano Babic 4729660e442SHelmut Raiger #ifdef CONFIG_BOARD_LATE_INIT 473b4377e12SStefano Babic int board_late_init(void) 474b4377e12SStefano Babic { 475b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI 476b4377e12SStefano Babic setup_iomux_spi(); 477b4377e12SStefano Babic power_init(); 478b4377e12SStefano Babic #endif 479b4377e12SStefano Babic return 0; 480b4377e12SStefano Babic } 481b4377e12SStefano Babic #endif 482b4377e12SStefano Babic 483c5fb70c9SStefano Babic int checkboard(void) 484c5fb70c9SStefano Babic { 48551958904SJason Liu puts("Board: MX51EVK\n"); 486c5fb70c9SStefano Babic 487c5fb70c9SStefano Babic return 0; 488c5fb70c9SStefano Babic } 489