1c5fb70c9SStefano Babic /* 2c5fb70c9SStefano Babic * (C) Copyright 2009 Freescale Semiconductor, Inc. 3c5fb70c9SStefano Babic * 4c5fb70c9SStefano Babic * See file CREDITS for list of people who contributed to this 5c5fb70c9SStefano Babic * project. 6c5fb70c9SStefano Babic * 7c5fb70c9SStefano Babic * This program is free software; you can redistribute it and/or 8c5fb70c9SStefano Babic * modify it under the terms of the GNU General Public License as 9c5fb70c9SStefano Babic * published by the Free Software Foundation; either version 2 of 10c5fb70c9SStefano Babic * the License, or (at your option) any later version. 11c5fb70c9SStefano Babic * 12c5fb70c9SStefano Babic * This program is distributed in the hope that it will be useful, 13c5fb70c9SStefano Babic * but WITHOUT ANY WARRANTY; without even the implied warranty of 14c5fb70c9SStefano Babic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15c5fb70c9SStefano Babic * GNU General Public License for more details. 16c5fb70c9SStefano Babic * 17c5fb70c9SStefano Babic * You should have received a copy of the GNU General Public License 18c5fb70c9SStefano Babic * along with this program; if not, write to the Free Software 19c5fb70c9SStefano Babic * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20c5fb70c9SStefano Babic * MA 02111-1307 USA 21c5fb70c9SStefano Babic */ 22c5fb70c9SStefano Babic 23c5fb70c9SStefano Babic #include <common.h> 24c5fb70c9SStefano Babic #include <asm/io.h> 25c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h> 26ff9f475dSJason Liu #include <asm/arch/mx5x_pins.h> 27c5fb70c9SStefano Babic #include <asm/arch/iomux.h> 28c5fb70c9SStefano Babic #include <asm/errno.h> 29e4d34492SStefano Babic #include <asm/arch/sys_proto.h> 30b4377e12SStefano Babic #include <asm/arch/crm_regs.h> 31c5fb70c9SStefano Babic #include <i2c.h> 32c5fb70c9SStefano Babic #include <mmc.h> 33c5fb70c9SStefano Babic #include <fsl_esdhc.h> 34b4377e12SStefano Babic #include <fsl_pmic.h> 35b4377e12SStefano Babic #include <mc13892.h> 36c5fb70c9SStefano Babic 37c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR; 38c5fb70c9SStefano Babic 39c5fb70c9SStefano Babic static u32 system_rev; 40c5fb70c9SStefano Babic 41c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC 42c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = { 4368c07a0cSStefano Babic {MMC_SDHC1_BASE_ADDR, 1}, 4468c07a0cSStefano Babic {MMC_SDHC2_BASE_ADDR, 1}, 45c5fb70c9SStefano Babic }; 46c5fb70c9SStefano Babic #endif 47c5fb70c9SStefano Babic 48c5fb70c9SStefano Babic u32 get_board_rev(void) 49c5fb70c9SStefano Babic { 50c5fb70c9SStefano Babic return system_rev; 51c5fb70c9SStefano Babic } 52c5fb70c9SStefano Babic 53c5fb70c9SStefano Babic int dram_init(void) 54c5fb70c9SStefano Babic { 55*1ab027cbSShawn Guo /* dram_init must store complete ramsize in gd->ram_size */ 56*1ab027cbSShawn Guo gd->ram_size = get_ram_size((volatile void *)CONFIG_SYS_SDRAM_BASE, 57c5fb70c9SStefano Babic PHYS_SDRAM_1_SIZE); 58c5fb70c9SStefano Babic return 0; 59c5fb70c9SStefano Babic } 60c5fb70c9SStefano Babic 61c5fb70c9SStefano Babic static void setup_iomux_uart(void) 62c5fb70c9SStefano Babic { 63c5fb70c9SStefano Babic unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE | 64c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH; 65c5fb70c9SStefano Babic 66c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0); 67c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST); 68c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0); 69c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST); 70c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0); 71c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad); 72c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0); 73c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad); 74c5fb70c9SStefano Babic } 75c5fb70c9SStefano Babic 76c5fb70c9SStefano Babic static void setup_iomux_fec(void) 77c5fb70c9SStefano Babic { 78c5fb70c9SStefano Babic /*FEC_MDIO*/ 79c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3); 80c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD); 81c5fb70c9SStefano Babic 82c5fb70c9SStefano Babic /*FEC_MDC*/ 83c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2); 84c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004); 85c5fb70c9SStefano Babic 86c5fb70c9SStefano Babic /* FEC RDATA[3] */ 87c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3); 88c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180); 89c5fb70c9SStefano Babic 90c5fb70c9SStefano Babic /* FEC RDATA[2] */ 91c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3); 92c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180); 93c5fb70c9SStefano Babic 94c5fb70c9SStefano Babic /* FEC RDATA[1] */ 95c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3); 96c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180); 97c5fb70c9SStefano Babic 98c5fb70c9SStefano Babic /* FEC RDATA[0] */ 99c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2); 100c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180); 101c5fb70c9SStefano Babic 102c5fb70c9SStefano Babic /* FEC TDATA[3] */ 103c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2); 104c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004); 105c5fb70c9SStefano Babic 106c5fb70c9SStefano Babic /* FEC TDATA[2] */ 107c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2); 108c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004); 109c5fb70c9SStefano Babic 110c5fb70c9SStefano Babic /* FEC TDATA[1] */ 111c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2); 112c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004); 113c5fb70c9SStefano Babic 114c5fb70c9SStefano Babic /* FEC TDATA[0] */ 115c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2); 116c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004); 117c5fb70c9SStefano Babic 118c5fb70c9SStefano Babic /* FEC TX_EN */ 119c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1); 120c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004); 121c5fb70c9SStefano Babic 122c5fb70c9SStefano Babic /* FEC TX_ER */ 123c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2); 124c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004); 125c5fb70c9SStefano Babic 126c5fb70c9SStefano Babic /* FEC TX_CLK */ 127c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1); 128c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180); 129c5fb70c9SStefano Babic 130c5fb70c9SStefano Babic /* FEC TX_COL */ 131c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1); 132c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180); 133c5fb70c9SStefano Babic 134c5fb70c9SStefano Babic /* FEC RX_CLK */ 135c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1); 136c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180); 137c5fb70c9SStefano Babic 138c5fb70c9SStefano Babic /* FEC RX_CRS */ 139c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3); 140c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180); 141c5fb70c9SStefano Babic 142c5fb70c9SStefano Babic /* FEC RX_ER */ 143c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3); 144c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180); 145c5fb70c9SStefano Babic 146c5fb70c9SStefano Babic /* FEC RX_DV */ 147c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2); 148c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180); 149c5fb70c9SStefano Babic } 150c5fb70c9SStefano Babic 151b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI 152b4377e12SStefano Babic static void setup_iomux_spi(void) 153b4377e12SStefano Babic { 154b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */ 155b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0); 156b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105); 157b4377e12SStefano Babic 158b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */ 159b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0); 160b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105); 161b4377e12SStefano Babic 162b4377e12SStefano Babic /* de-select SS1 of instance: ecspi1. */ 163b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3); 164b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85); 165b4377e12SStefano Babic 166b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */ 167b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0); 168b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185); 169b4377e12SStefano Babic 170b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */ 171b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0); 172b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180); 173b4377e12SStefano Babic 174b4377e12SStefano Babic /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */ 175b4377e12SStefano Babic mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0); 176b4377e12SStefano Babic mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105); 177b4377e12SStefano Babic } 178b4377e12SStefano Babic #endif 179b4377e12SStefano Babic 180b4377e12SStefano Babic static void power_init(void) 181b4377e12SStefano Babic { 182b4377e12SStefano Babic unsigned int val; 183b4377e12SStefano Babic unsigned int reg; 184b4377e12SStefano Babic struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE; 185b4377e12SStefano Babic 186b4377e12SStefano Babic /* Write needed to Power Gate 2 register */ 187b4377e12SStefano Babic val = pmic_reg_read(REG_POWER_MISC); 188b4377e12SStefano Babic val &= ~PWGT2SPIEN; 189b4377e12SStefano Babic pmic_reg_write(REG_POWER_MISC, val); 190b4377e12SStefano Babic 191888b4f43SShawn Guo /* Externally powered */ 192888b4f43SShawn Guo val = pmic_reg_read(REG_CHARGE); 193888b4f43SShawn Guo val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB; 194888b4f43SShawn Guo pmic_reg_write(REG_CHARGE, val); 195b4377e12SStefano Babic 196b4377e12SStefano Babic /* power up the system first */ 197b4377e12SStefano Babic pmic_reg_write(REG_POWER_MISC, PWUP); 198b4377e12SStefano Babic 199b4377e12SStefano Babic /* Set core voltage to 1.1V */ 200b4377e12SStefano Babic val = pmic_reg_read(REG_SW_0); 201b4377e12SStefano Babic val = (val & (~0x1F)) | 0x14; 202b4377e12SStefano Babic pmic_reg_write(REG_SW_0, val); 203b4377e12SStefano Babic 204b4377e12SStefano Babic /* Setup VCC (SW2) to 1.25 */ 205b4377e12SStefano Babic val = pmic_reg_read(REG_SW_1); 206b4377e12SStefano Babic val = (val & (~0x1F)) | 0x1A; 207b4377e12SStefano Babic pmic_reg_write(REG_SW_1, val); 208b4377e12SStefano Babic 209b4377e12SStefano Babic /* Setup 1V2_DIG1 (SW3) to 1.25 */ 210b4377e12SStefano Babic val = pmic_reg_read(REG_SW_2); 211b4377e12SStefano Babic val = (val & (~0x1F)) | 0x1A; 212b4377e12SStefano Babic pmic_reg_write(REG_SW_2, val); 213b4377e12SStefano Babic udelay(50); 214b4377e12SStefano Babic 215b4377e12SStefano Babic /* Raise the core frequency to 800MHz */ 216b4377e12SStefano Babic writel(0x0, &mxc_ccm->cacrr); 217b4377e12SStefano Babic 218b4377e12SStefano Babic /* Set switchers in Auto in NORMAL mode & STANDBY mode */ 219b4377e12SStefano Babic /* Setup the switcher mode for SW1 & SW2*/ 220b4377e12SStefano Babic val = pmic_reg_read(REG_SW_4); 221b4377e12SStefano Babic val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) | 222b4377e12SStefano Babic (SWMODE_MASK << SWMODE2_SHIFT))); 223b4377e12SStefano Babic val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) | 224b4377e12SStefano Babic (SWMODE_AUTO_AUTO << SWMODE2_SHIFT); 225b4377e12SStefano Babic pmic_reg_write(REG_SW_4, val); 226b4377e12SStefano Babic 227b4377e12SStefano Babic /* Setup the switcher mode for SW3 & SW4 */ 228b4377e12SStefano Babic val = pmic_reg_read(REG_SW_5); 229b4377e12SStefano Babic val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) | 230b4377e12SStefano Babic (SWMODE_MASK << SWMODE4_SHIFT))); 231b4377e12SStefano Babic val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) | 232b4377e12SStefano Babic (SWMODE_AUTO_AUTO << SWMODE4_SHIFT); 233b4377e12SStefano Babic pmic_reg_write(REG_SW_5, val); 234b4377e12SStefano Babic 235b4377e12SStefano Babic /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */ 236b4377e12SStefano Babic val = pmic_reg_read(REG_SETTING_0); 237b4377e12SStefano Babic val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK); 238b4377e12SStefano Babic val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6; 239b4377e12SStefano Babic pmic_reg_write(REG_SETTING_0, val); 240b4377e12SStefano Babic 241b4377e12SStefano Babic /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */ 242b4377e12SStefano Babic val = pmic_reg_read(REG_SETTING_1); 243b4377e12SStefano Babic val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK); 244b4377e12SStefano Babic val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775; 245b4377e12SStefano Babic pmic_reg_write(REG_SETTING_1, val); 246b4377e12SStefano Babic 247b4377e12SStefano Babic /* Configure VGEN3 and VCAM regulators to use external PNP */ 248b4377e12SStefano Babic val = VGEN3CONFIG | VCAMCONFIG; 249b4377e12SStefano Babic pmic_reg_write(REG_MODE_1, val); 250b4377e12SStefano Babic udelay(200); 251b4377e12SStefano Babic 252b4377e12SStefano Babic reg = readl(GPIO2_BASE_ADDR + 0x0); 253b4377e12SStefano Babic reg &= ~0x4000; /* Lower reset line */ 254b4377e12SStefano Babic writel(reg, GPIO2_BASE_ADDR + 0x0); 255b4377e12SStefano Babic 256b4377e12SStefano Babic reg = readl(GPIO2_BASE_ADDR + 0x4); 257b4377e12SStefano Babic reg |= 0x4000; /* configure GPIO lines as output */ 258b4377e12SStefano Babic writel(reg, GPIO2_BASE_ADDR + 0x4); 259b4377e12SStefano Babic 260b4377e12SStefano Babic /* Reset the ethernet controller over GPIO */ 261b4377e12SStefano Babic writel(0x1, IOMUXC_BASE_ADDR + 0x0AC); 262b4377e12SStefano Babic 263b4377e12SStefano Babic /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */ 264b4377e12SStefano Babic val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG | 265b4377e12SStefano Babic VVIDEOEN | VAUDIOEN | VSDEN; 266b4377e12SStefano Babic pmic_reg_write(REG_MODE_1, val); 267b4377e12SStefano Babic 268b4377e12SStefano Babic udelay(500); 269b4377e12SStefano Babic 270b4377e12SStefano Babic reg = readl(GPIO2_BASE_ADDR + 0x0); 271b4377e12SStefano Babic reg |= 0x4000; 272b4377e12SStefano Babic writel(reg, GPIO2_BASE_ADDR + 0x0); 273b4377e12SStefano Babic } 274b4377e12SStefano Babic 275c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC 276c5fb70c9SStefano Babic int board_mmc_getcd(u8 *cd, struct mmc *mmc) 277c5fb70c9SStefano Babic { 278c5fb70c9SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 279c5fb70c9SStefano Babic 280c5fb70c9SStefano Babic if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR) 281c5fb70c9SStefano Babic *cd = readl(GPIO1_BASE_ADDR) & 0x01; 282c5fb70c9SStefano Babic else 283c5fb70c9SStefano Babic *cd = readl(GPIO1_BASE_ADDR) & 0x40; 284c5fb70c9SStefano Babic 285c5fb70c9SStefano Babic return 0; 286c5fb70c9SStefano Babic } 287c5fb70c9SStefano Babic 288c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis) 289c5fb70c9SStefano Babic { 290c5fb70c9SStefano Babic u32 index; 291c5fb70c9SStefano Babic s32 status = 0; 292c5fb70c9SStefano Babic 293c5fb70c9SStefano Babic for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; 294c5fb70c9SStefano Babic index++) { 295c5fb70c9SStefano Babic switch (index) { 296c5fb70c9SStefano Babic case 0: 297c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_CMD, 298c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 299c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_CLK, 300c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 301c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA0, 302c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 303c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA1, 304c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 305c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA2, 306c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 307c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD1_DATA3, 308c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 309c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_CMD, 310c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 311c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 312c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 313c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 314c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_CLK, 315c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 316c5fb70c9SStefano Babic PAD_CTL_HYS_NONE | PAD_CTL_47K_PU | 317c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 318c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 319c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA0, 320c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 321c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 322c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 323c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 324c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA1, 325c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 326c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 327c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 328c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 329c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA2, 330c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 331c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU | 332c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 333c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 334c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD1_DATA3, 335c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH | 336c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD | 337c5fb70c9SStefano Babic PAD_CTL_PUE_PULL | 338c5fb70c9SStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST); 339c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_0, 340c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 341c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_0, 342c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 343c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_1, 344c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 345c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_1, 346c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 347c5fb70c9SStefano Babic break; 348c5fb70c9SStefano Babic case 1: 349c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CMD, 350c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 351c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CLK, 352c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 353c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA0, 354c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 355c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA1, 356c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 357c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA2, 358c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 359c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_DATA3, 360c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0); 361c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_CMD, 362c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 363c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 364c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_CLK, 365c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 366c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 367c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA0, 368c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 369c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 370c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA1, 371c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 372c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 373c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA2, 374c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 375c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 376c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_SD2_DATA3, 377c5fb70c9SStefano Babic PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | 378c5fb70c9SStefano Babic PAD_CTL_SRE_FAST); 379c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_SD2_CMD, 380c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 381c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_6, 382c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 383c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_6, 384c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 385c5fb70c9SStefano Babic mxc_request_iomux(MX51_PIN_GPIO1_5, 386c5fb70c9SStefano Babic IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); 387c5fb70c9SStefano Babic mxc_iomux_set_pad(MX51_PIN_GPIO1_5, 388c5fb70c9SStefano Babic PAD_CTL_HYS_ENABLE); 389c5fb70c9SStefano Babic break; 390c5fb70c9SStefano Babic default: 391c5fb70c9SStefano Babic printf("Warning: you configured more ESDHC controller" 392c5fb70c9SStefano Babic "(%d) as supported by the board(2)\n", 393c5fb70c9SStefano Babic CONFIG_SYS_FSL_ESDHC_NUM); 394c5fb70c9SStefano Babic return status; 395c5fb70c9SStefano Babic } 396c5fb70c9SStefano Babic status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]); 397c5fb70c9SStefano Babic } 398c5fb70c9SStefano Babic return status; 399c5fb70c9SStefano Babic } 400c5fb70c9SStefano Babic #endif 401c5fb70c9SStefano Babic 402c5fb70c9SStefano Babic int board_init(void) 403c5fb70c9SStefano Babic { 404c5fb70c9SStefano Babic system_rev = get_cpu_rev(); 405c5fb70c9SStefano Babic 406c5fb70c9SStefano Babic gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE; 407c5fb70c9SStefano Babic /* address of boot parameters */ 408c5fb70c9SStefano Babic gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 409c5fb70c9SStefano Babic 410c5fb70c9SStefano Babic setup_iomux_uart(); 411c5fb70c9SStefano Babic setup_iomux_fec(); 412b4377e12SStefano Babic 413c5fb70c9SStefano Babic return 0; 414c5fb70c9SStefano Babic } 415c5fb70c9SStefano Babic 416b4377e12SStefano Babic #ifdef BOARD_LATE_INIT 417b4377e12SStefano Babic int board_late_init(void) 418b4377e12SStefano Babic { 419b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI 420b4377e12SStefano Babic setup_iomux_spi(); 421b4377e12SStefano Babic power_init(); 422b4377e12SStefano Babic #endif 423b4377e12SStefano Babic return 0; 424b4377e12SStefano Babic } 425b4377e12SStefano Babic #endif 426b4377e12SStefano Babic 427c5fb70c9SStefano Babic int checkboard(void) 428c5fb70c9SStefano Babic { 429c5fb70c9SStefano Babic puts("Board: MX51EVK "); 430c5fb70c9SStefano Babic 431c5fb70c9SStefano Babic switch (system_rev & 0xff) { 432c5fb70c9SStefano Babic case CHIP_REV_3_0: 433c5fb70c9SStefano Babic puts("3.0 ["); 434c5fb70c9SStefano Babic break; 435c5fb70c9SStefano Babic case CHIP_REV_2_5: 436c5fb70c9SStefano Babic puts("2.5 ["); 437c5fb70c9SStefano Babic break; 438c5fb70c9SStefano Babic case CHIP_REV_2_0: 439c5fb70c9SStefano Babic puts("2.0 ["); 440c5fb70c9SStefano Babic break; 441c5fb70c9SStefano Babic case CHIP_REV_1_1: 442c5fb70c9SStefano Babic puts("1.1 ["); 443c5fb70c9SStefano Babic break; 444c5fb70c9SStefano Babic case CHIP_REV_1_0: 445c5fb70c9SStefano Babic default: 446c5fb70c9SStefano Babic puts("1.0 ["); 447c5fb70c9SStefano Babic break; 448c5fb70c9SStefano Babic } 449c5fb70c9SStefano Babic 450c5fb70c9SStefano Babic switch (__raw_readl(SRC_BASE_ADDR + 0x8)) { 451c5fb70c9SStefano Babic case 0x0001: 452c5fb70c9SStefano Babic puts("POR"); 453c5fb70c9SStefano Babic break; 454c5fb70c9SStefano Babic case 0x0009: 455c5fb70c9SStefano Babic puts("RST"); 456c5fb70c9SStefano Babic break; 457c5fb70c9SStefano Babic case 0x0010: 458c5fb70c9SStefano Babic case 0x0011: 459c5fb70c9SStefano Babic puts("WDOG"); 460c5fb70c9SStefano Babic break; 461c5fb70c9SStefano Babic default: 462c5fb70c9SStefano Babic puts("unknown"); 463c5fb70c9SStefano Babic } 464c5fb70c9SStefano Babic puts("]\n"); 465c5fb70c9SStefano Babic return 0; 466c5fb70c9SStefano Babic } 467