xref: /rk3399_rockchip-uboot/board/freescale/mx51evk/mx51evk.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
1c5fb70c9SStefano Babic /*
2c5fb70c9SStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3c5fb70c9SStefano Babic  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5c5fb70c9SStefano Babic  */
6c5fb70c9SStefano Babic 
7c5fb70c9SStefano Babic #include <common.h>
8c5fb70c9SStefano Babic #include <asm/io.h>
9753fc2ebSStefano Babic #include <asm/gpio.h>
10c5fb70c9SStefano Babic #include <asm/arch/imx-regs.h>
114d15d36cSBenoît Thébaudeau #include <asm/arch/iomux-mx51.h>
121221ce45SMasahiro Yamada #include <linux/errno.h>
13e4d34492SStefano Babic #include <asm/arch/sys_proto.h>
14b4377e12SStefano Babic #include <asm/arch/crm_regs.h>
15a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
16*552a848eSStefano Babic #include <asm/mach-imx/mx5_video.h>
17c5fb70c9SStefano Babic #include <i2c.h>
18c5fb70c9SStefano Babic #include <mmc.h>
19c5fb70c9SStefano Babic #include <fsl_esdhc.h>
20c7336815SŁukasz Majewski #include <power/pmic.h>
21b4377e12SStefano Babic #include <fsl_pmic.h>
22b4377e12SStefano Babic #include <mc13892.h>
23e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
24c5fb70c9SStefano Babic 
25c5fb70c9SStefano Babic DECLARE_GLOBAL_DATA_PTR;
26c5fb70c9SStefano Babic 
27c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
28c5fb70c9SStefano Babic struct fsl_esdhc_cfg esdhc_cfg[2] = {
2916e43f35SBenoît Thébaudeau 	{MMC_SDHC1_BASE_ADDR},
3016e43f35SBenoît Thébaudeau 	{MMC_SDHC2_BASE_ADDR},
31c5fb70c9SStefano Babic };
32c5fb70c9SStefano Babic #endif
33c5fb70c9SStefano Babic 
dram_init(void)34c5fb70c9SStefano Babic int dram_init(void)
35c5fb70c9SStefano Babic {
361ab027cbSShawn Guo 	/* dram_init must store complete ramsize in gd->ram_size */
37a55d23ccSAlbert ARIBAUD 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
38c5fb70c9SStefano Babic 				PHYS_SDRAM_1_SIZE);
39c5fb70c9SStefano Babic 	return 0;
40c5fb70c9SStefano Babic }
41c5fb70c9SStefano Babic 
get_board_rev(void)42362635bdSBenoît Thébaudeau u32 get_board_rev(void)
43362635bdSBenoît Thébaudeau {
44362635bdSBenoît Thébaudeau 	u32 rev = get_cpu_rev();
45362635bdSBenoît Thébaudeau 	if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
46362635bdSBenoît Thébaudeau 		rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
47362635bdSBenoît Thébaudeau 	return rev;
48362635bdSBenoît Thébaudeau }
49362635bdSBenoît Thébaudeau 
504d15d36cSBenoît Thébaudeau #define UART_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
514d15d36cSBenoît Thébaudeau 
setup_iomux_uart(void)52c5fb70c9SStefano Babic static void setup_iomux_uart(void)
53c5fb70c9SStefano Babic {
544d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t uart_pads[] = {
554d15d36cSBenoît Thébaudeau 		MX51_PAD_UART1_RXD__UART1_RXD,
564d15d36cSBenoît Thébaudeau 		MX51_PAD_UART1_TXD__UART1_TXD,
574d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
584d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
594d15d36cSBenoît Thébaudeau 	};
60c5fb70c9SStefano Babic 
614d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
62c5fb70c9SStefano Babic }
63c5fb70c9SStefano Babic 
setup_iomux_fec(void)64c5fb70c9SStefano Babic static void setup_iomux_fec(void)
65c5fb70c9SStefano Babic {
664d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t fec_pads[] = {
674d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS |
684d15d36cSBenoît Thébaudeau 				PAD_CTL_PUS_22K_UP | PAD_CTL_ODE |
694d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
704d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS3__FEC_MDC,
714d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2),
724d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2),
734d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2),
744d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_D9__FEC_RDATA0,
754d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS6__FEC_TDATA3,
764d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS5__FEC_TDATA2,
774d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS4__FEC_TDATA1,
784d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_D8__FEC_TDATA0,
794d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS7__FEC_TX_EN,
804d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_CS2__FEC_TX_ER,
814d15d36cSBenoît Thébaudeau 		MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
824d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4),
834d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4),
844d15d36cSBenoît Thébaudeau 		MX51_PAD_EIM_CS5__FEC_CRS,
854d15d36cSBenoît Thébaudeau 		MX51_PAD_EIM_CS4__FEC_RX_ER,
864d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4),
874d15d36cSBenoît Thébaudeau 	};
88c5fb70c9SStefano Babic 
894d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
90c5fb70c9SStefano Babic }
91c5fb70c9SStefano Babic 
92b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
setup_iomux_spi(void)93b4377e12SStefano Babic static void setup_iomux_spi(void)
94b4377e12SStefano Babic {
954d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t spi_pads[] = {
964d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS |
974d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
984d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS |
994d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
1004d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1,
1014d15d36cSBenoît Thébaudeau 				MX51_GPIO_PAD_CTRL),
1024d15d36cSBenoît Thébaudeau 		MX51_PAD_CSPI1_SS0__ECSPI1_SS0,
1034d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__ECSPI1_RDY, MX51_PAD_CTRL_2),
1044d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS |
1054d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
1064d15d36cSBenoît Thébaudeau 	};
107b4377e12SStefano Babic 
1084d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
109b4377e12SStefano Babic }
110b4377e12SStefano Babic #endif
111b4377e12SStefano Babic 
112055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5
1134d15d36cSBenoît Thébaudeau #define MX51EVK_USBH1_HUB_RST	IMX_GPIO_NR(1, 7)
1144d15d36cSBenoît Thébaudeau #define MX51EVK_USBH1_STP	IMX_GPIO_NR(1, 27)
11576494f7aSFabio Estevam #define MX51EVK_USB_CLK_EN_B	IMX_GPIO_NR(2, 1)
1164d15d36cSBenoît Thébaudeau #define MX51EVK_USB_PHY_RESET	IMX_GPIO_NR(2, 5)
117055d9693SWolfgang Grandegger 
setup_usb_h1(void)118055d9693SWolfgang Grandegger static void setup_usb_h1(void)
119055d9693SWolfgang Grandegger {
1204d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t usb_h1_pads[] = {
1214d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_CLK__USBH1_CLK,
1224d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DIR__USBH1_DIR,
1234d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_STP__USBH1_STP,
1244d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_NXT__USBH1_NXT,
1254d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA0__USBH1_DATA0,
1264d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA1__USBH1_DATA1,
1274d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA2__USBH1_DATA2,
1284d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA3__USBH1_DATA3,
1294d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA4__USBH1_DATA4,
1304d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA5__USBH1_DATA5,
1314d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA6__USBH1_DATA6,
1324d15d36cSBenoît Thébaudeau 		MX51_PAD_USBH1_DATA7__USBH1_DATA7,
133055d9693SWolfgang Grandegger 
1344d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, 0), /* H1 hub reset */
1354d15d36cSBenoît Thébaudeau 		MX51_PAD_EIM_D17__GPIO2_1,
1364d15d36cSBenoît Thébaudeau 		MX51_PAD_EIM_D21__GPIO2_5, /* PHY reset */
1374d15d36cSBenoît Thébaudeau 	};
138055d9693SWolfgang Grandegger 
1394d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(usb_h1_pads, ARRAY_SIZE(usb_h1_pads));
140055d9693SWolfgang Grandegger }
141055d9693SWolfgang Grandegger 
board_ehci_hcd_init(int port)14260bae5efSAnatolij Gustschin int board_ehci_hcd_init(int port)
143055d9693SWolfgang Grandegger {
144055d9693SWolfgang Grandegger 	/* Set USBH1_STP to GPIO and toggle it */
1454d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_USBH1_STP__GPIO1_27,
1464d15d36cSBenoît Thébaudeau 						MX51_USBH_PAD_CTRL));
147055d9693SWolfgang Grandegger 
148055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USBH1_STP, 0);
149055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
150055d9693SWolfgang Grandegger 	mdelay(10);
151055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USBH1_STP, 1);
152055d9693SWolfgang Grandegger 
153055d9693SWolfgang Grandegger 	/* Set back USBH1_STP to be function */
1544d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_pad(MX51_PAD_USBH1_STP__USBH1_STP);
155055d9693SWolfgang Grandegger 
156055d9693SWolfgang Grandegger 	/* De-assert USB PHY RESETB */
157055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
158055d9693SWolfgang Grandegger 
159055d9693SWolfgang Grandegger 	/* Drive USB_CLK_EN_B line low */
160055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
161055d9693SWolfgang Grandegger 
162055d9693SWolfgang Grandegger 	/* Reset USB hub */
163055d9693SWolfgang Grandegger 	gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
164055d9693SWolfgang Grandegger 	mdelay(2);
165055d9693SWolfgang Grandegger 	gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
16660bae5efSAnatolij Gustschin 	return 0;
167055d9693SWolfgang Grandegger }
168055d9693SWolfgang Grandegger #endif
169055d9693SWolfgang Grandegger 
power_init(void)170b4377e12SStefano Babic static void power_init(void)
171b4377e12SStefano Babic {
172b4377e12SStefano Babic 	unsigned int val;
173b4377e12SStefano Babic 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
1745357265aSStefano Babic 	struct pmic *p;
175c7336815SŁukasz Majewski 	int ret;
1765357265aSStefano Babic 
17756f9cfbbSFabio Estevam 	ret = pmic_init(CONFIG_FSL_PMIC_BUS);
178c7336815SŁukasz Majewski 	if (ret)
179c7336815SŁukasz Majewski 		return;
180c7336815SŁukasz Majewski 
181c7336815SŁukasz Majewski 	p = pmic_get("FSL_PMIC");
182c7336815SŁukasz Majewski 	if (!p)
183c7336815SŁukasz Majewski 		return;
184b4377e12SStefano Babic 
185b4377e12SStefano Babic 	/* Write needed to Power Gate 2 register */
1865357265aSStefano Babic 	pmic_reg_read(p, REG_POWER_MISC, &val);
187b4377e12SStefano Babic 	val &= ~PWGT2SPIEN;
1885357265aSStefano Babic 	pmic_reg_write(p, REG_POWER_MISC, val);
189b4377e12SStefano Babic 
190888b4f43SShawn Guo 	/* Externally powered */
1915357265aSStefano Babic 	pmic_reg_read(p, REG_CHARGE, &val);
192888b4f43SShawn Guo 	val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
1935357265aSStefano Babic 	pmic_reg_write(p, REG_CHARGE, val);
194b4377e12SStefano Babic 
195b4377e12SStefano Babic 	/* power up the system first */
1965357265aSStefano Babic 	pmic_reg_write(p, REG_POWER_MISC, PWUP);
197b4377e12SStefano Babic 
198b4377e12SStefano Babic 	/* Set core voltage to 1.1V */
1995357265aSStefano Babic 	pmic_reg_read(p, REG_SW_0, &val);
200c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
2015357265aSStefano Babic 	pmic_reg_write(p, REG_SW_0, val);
202b4377e12SStefano Babic 
203b4377e12SStefano Babic 	/* Setup VCC (SW2) to 1.25 */
2045357265aSStefano Babic 	pmic_reg_read(p, REG_SW_1, &val);
205c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
2065357265aSStefano Babic 	pmic_reg_write(p, REG_SW_1, val);
207b4377e12SStefano Babic 
208b4377e12SStefano Babic 	/* Setup 1V2_DIG1 (SW3) to 1.25 */
2095357265aSStefano Babic 	pmic_reg_read(p, REG_SW_2, &val);
210c4a3c744SMarek Vasut 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
2115357265aSStefano Babic 	pmic_reg_write(p, REG_SW_2, val);
212b4377e12SStefano Babic 	udelay(50);
213b4377e12SStefano Babic 
214b4377e12SStefano Babic 	/* Raise the core frequency to 800MHz */
215b4377e12SStefano Babic 	writel(0x0, &mxc_ccm->cacrr);
216b4377e12SStefano Babic 
217b4377e12SStefano Babic 	/* Set switchers in Auto in NORMAL mode & STANDBY mode */
218b4377e12SStefano Babic 	/* Setup the switcher mode for SW1 & SW2*/
2195357265aSStefano Babic 	pmic_reg_read(p, REG_SW_4, &val);
220b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
221b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE2_SHIFT)));
222b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
223b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
2245357265aSStefano Babic 	pmic_reg_write(p, REG_SW_4, val);
225b4377e12SStefano Babic 
226b4377e12SStefano Babic 	/* Setup the switcher mode for SW3 & SW4 */
2275357265aSStefano Babic 	pmic_reg_read(p, REG_SW_5, &val);
228b4377e12SStefano Babic 	val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
229b4377e12SStefano Babic 		(SWMODE_MASK << SWMODE4_SHIFT)));
230b4377e12SStefano Babic 	val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
231b4377e12SStefano Babic 		(SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
2325357265aSStefano Babic 	pmic_reg_write(p, REG_SW_5, val);
233b4377e12SStefano Babic 
234b4377e12SStefano Babic 	/* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
2355357265aSStefano Babic 	pmic_reg_read(p, REG_SETTING_0, &val);
236b4377e12SStefano Babic 	val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
237b4377e12SStefano Babic 	val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
2385357265aSStefano Babic 	pmic_reg_write(p, REG_SETTING_0, val);
239b4377e12SStefano Babic 
240b4377e12SStefano Babic 	/* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
2415357265aSStefano Babic 	pmic_reg_read(p, REG_SETTING_1, &val);
242b4377e12SStefano Babic 	val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
243b4377e12SStefano Babic 	val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
2445357265aSStefano Babic 	pmic_reg_write(p, REG_SETTING_1, val);
245b4377e12SStefano Babic 
246b4377e12SStefano Babic 	/* Configure VGEN3 and VCAM regulators to use external PNP */
247b4377e12SStefano Babic 	val = VGEN3CONFIG | VCAMCONFIG;
2485357265aSStefano Babic 	pmic_reg_write(p, REG_MODE_1, val);
249b4377e12SStefano Babic 	udelay(200);
250b4377e12SStefano Babic 
251b4377e12SStefano Babic 	/* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
252b4377e12SStefano Babic 	val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
253b4377e12SStefano Babic 		VVIDEOEN | VAUDIOEN  | VSDEN;
2545357265aSStefano Babic 	pmic_reg_write(p, REG_MODE_1, val);
255b4377e12SStefano Babic 
2564d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_EIM_A20__GPIO2_14,
2574d15d36cSBenoît Thébaudeau 						NO_PAD_CTRL));
25892550708SAshok Kumar Reddy 	gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
259d736ebeaSFabio Estevam 
260b4377e12SStefano Babic 	udelay(500);
261b4377e12SStefano Babic 
26292550708SAshok Kumar Reddy 	gpio_set_value(IMX_GPIO_NR(2, 14), 1);
263b4377e12SStefano Babic }
264b4377e12SStefano Babic 
265c5fb70c9SStefano Babic #ifdef CONFIG_FSL_ESDHC
board_mmc_getcd(struct mmc * mmc)266314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc)
267c5fb70c9SStefano Babic {
268c5fb70c9SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
269314284b1SThierry Reding 	int ret;
270c5fb70c9SStefano Babic 
2714d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
2724d15d36cSBenoît Thébaudeau 						NO_PAD_CTRL));
27392550708SAshok Kumar Reddy 	gpio_direction_input(IMX_GPIO_NR(1, 0));
2744d15d36cSBenoît Thébaudeau 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
2754d15d36cSBenoît Thébaudeau 						NO_PAD_CTRL));
27692550708SAshok Kumar Reddy 	gpio_direction_input(IMX_GPIO_NR(1, 6));
27758aef72dSFabio Estevam 
278c5fb70c9SStefano Babic 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
27992550708SAshok Kumar Reddy 		ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
280c5fb70c9SStefano Babic 	else
28192550708SAshok Kumar Reddy 		ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
282c5fb70c9SStefano Babic 
283314284b1SThierry Reding 	return ret;
284c5fb70c9SStefano Babic }
285c5fb70c9SStefano Babic 
board_mmc_init(bd_t * bis)286c5fb70c9SStefano Babic int board_mmc_init(bd_t *bis)
287c5fb70c9SStefano Babic {
2884d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t sd1_pads[] = {
2894d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
2904d15d36cSBenoît Thébaudeau 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
2914d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
2924d15d36cSBenoît Thébaudeau 			PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
2934d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
2944d15d36cSBenoît Thébaudeau 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
2954d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
2964d15d36cSBenoît Thébaudeau 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
2974d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
2984d15d36cSBenoît Thébaudeau 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
2994d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
3004d15d36cSBenoît Thébaudeau 			PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
3014d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
3024d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
3034d15d36cSBenoît Thébaudeau 	};
3044d15d36cSBenoît Thébaudeau 
3054d15d36cSBenoît Thébaudeau 	static const iomux_v3_cfg_t sd2_pads[] = {
3064d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_CMD__SD2_CMD,
3074d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3084d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_CLK__SD2_CLK,
3094d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3104d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA0__SD2_DATA0,
3114d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3124d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA1__SD2_DATA1,
3134d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3144d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA2__SD2_DATA2,
3154d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3164d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA3__SD2_DATA3,
3174d15d36cSBenoît Thébaudeau 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
3184d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, PAD_CTL_HYS),
3194d15d36cSBenoît Thébaudeau 		NEW_PAD_CTRL(MX51_PAD_GPIO1_5__GPIO1_5, PAD_CTL_HYS),
3204d15d36cSBenoît Thébaudeau 	};
3214d15d36cSBenoît Thébaudeau 
322c5fb70c9SStefano Babic 	u32 index;
323d6af507dSFabio Estevam 	int ret;
324c5fb70c9SStefano Babic 
325a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
326a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
327a2ac1b3aSBenoît Thébaudeau 
328c5fb70c9SStefano Babic 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
329c5fb70c9SStefano Babic 			index++) {
330c5fb70c9SStefano Babic 		switch (index) {
331c5fb70c9SStefano Babic 		case 0:
3324d15d36cSBenoît Thébaudeau 			imx_iomux_v3_setup_multiple_pads(sd1_pads,
3334d15d36cSBenoît Thébaudeau 							 ARRAY_SIZE(sd1_pads));
334c5fb70c9SStefano Babic 			break;
335c5fb70c9SStefano Babic 		case 1:
3364d15d36cSBenoît Thébaudeau 			imx_iomux_v3_setup_multiple_pads(sd2_pads,
3374d15d36cSBenoît Thébaudeau 							 ARRAY_SIZE(sd2_pads));
338c5fb70c9SStefano Babic 			break;
339c5fb70c9SStefano Babic 		default:
340c5fb70c9SStefano Babic 			printf("Warning: you configured more ESDHC controller"
341c5fb70c9SStefano Babic 				"(%d) as supported by the board(2)\n",
342c5fb70c9SStefano Babic 				CONFIG_SYS_FSL_ESDHC_NUM);
343d6af507dSFabio Estevam 			return -EINVAL;
344c5fb70c9SStefano Babic 		}
345d6af507dSFabio Estevam 		ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
346d6af507dSFabio Estevam 		if (ret)
347d6af507dSFabio Estevam 			return ret;
348c5fb70c9SStefano Babic 	}
349d6af507dSFabio Estevam 	return 0;
350c5fb70c9SStefano Babic }
351c5fb70c9SStefano Babic #endif
352c5fb70c9SStefano Babic 
board_early_init_f(void)353877eb0f9SLiu Hui-R64343 int board_early_init_f(void)
354877eb0f9SLiu Hui-R64343 {
355877eb0f9SLiu Hui-R64343 	setup_iomux_uart();
356877eb0f9SLiu Hui-R64343 	setup_iomux_fec();
357055d9693SWolfgang Grandegger #ifdef CONFIG_USB_EHCI_MX5
358055d9693SWolfgang Grandegger 	setup_usb_h1();
359055d9693SWolfgang Grandegger #endif
3605d71bd21SVikram Narayanan 	setup_iomux_lcd();
361877eb0f9SLiu Hui-R64343 
362877eb0f9SLiu Hui-R64343 	return 0;
363877eb0f9SLiu Hui-R64343 }
364877eb0f9SLiu Hui-R64343 
board_init(void)365c5fb70c9SStefano Babic int board_init(void)
366c5fb70c9SStefano Babic {
367c5fb70c9SStefano Babic 	/* address of boot parameters */
368c5fb70c9SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
369c5fb70c9SStefano Babic 
370c5fb70c9SStefano Babic 	return 0;
371c5fb70c9SStefano Babic }
372c5fb70c9SStefano Babic 
3739660e442SHelmut Raiger #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)374b4377e12SStefano Babic int board_late_init(void)
375b4377e12SStefano Babic {
376b4377e12SStefano Babic #ifdef CONFIG_MXC_SPI
377b4377e12SStefano Babic 	setup_iomux_spi();
378b4377e12SStefano Babic 	power_init();
379b4377e12SStefano Babic #endif
380f1adefd2SFabio Estevam 
381b4377e12SStefano Babic 	return 0;
382b4377e12SStefano Babic }
383b4377e12SStefano Babic #endif
384b4377e12SStefano Babic 
3851e080988SFabio Estevam /*
3861e080988SFabio Estevam  * Do not overwrite the console
3871e080988SFabio Estevam  * Use always serial for U-Boot console
3881e080988SFabio Estevam  */
overwrite_console(void)3891e080988SFabio Estevam int overwrite_console(void)
3901e080988SFabio Estevam {
3911e080988SFabio Estevam 	return 1;
3921e080988SFabio Estevam }
3931e080988SFabio Estevam 
checkboard(void)394c5fb70c9SStefano Babic int checkboard(void)
395c5fb70c9SStefano Babic {
39651958904SJason Liu 	puts("Board: MX51EVK\n");
397c5fb70c9SStefano Babic 
398c5fb70c9SStefano Babic 	return 0;
399c5fb70c9SStefano Babic }
400