xref: /rk3399_rockchip-uboot/board/freescale/mx35pdk/mx35pdk.c (revision a2ac1b3a7d8e685e8fe3805b3169f3dac5c06cf8)
1eae4988bSStefano Babic /*
2eae4988bSStefano Babic  * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3eae4988bSStefano Babic  *
4eae4988bSStefano Babic  * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5eae4988bSStefano Babic  *
6eae4988bSStefano Babic  * See file CREDITS for list of people who contributed to this
7eae4988bSStefano Babic  * project.
8eae4988bSStefano Babic  *
9eae4988bSStefano Babic  * This program is free software; you can redistribute it and/or
10eae4988bSStefano Babic  * modify it under the terms of the GNU General Public License as
11eae4988bSStefano Babic  * published by the Free Software Foundation; either version 2 of
12eae4988bSStefano Babic  * the License, or (at your option) any later version.
13eae4988bSStefano Babic  *
14eae4988bSStefano Babic  * This program is distributed in the hope that it will be useful,
15eae4988bSStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16eae4988bSStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17eae4988bSStefano Babic  * GNU General Public License for more details.
18eae4988bSStefano Babic  *
19eae4988bSStefano Babic  * You should have received a copy of the GNU General Public License
20eae4988bSStefano Babic  * along with this program; if not, write to the Free Software
21eae4988bSStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22eae4988bSStefano Babic  * MA 02111-1307 USA
23eae4988bSStefano Babic  */
24eae4988bSStefano Babic 
25eae4988bSStefano Babic #include <common.h>
26eae4988bSStefano Babic #include <asm/io.h>
27eae4988bSStefano Babic #include <asm/errno.h>
28eae4988bSStefano Babic #include <asm/arch/imx-regs.h>
29eae4988bSStefano Babic #include <asm/arch/crm_regs.h>
30*a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
31eae4988bSStefano Babic #include <asm/arch/mx35_pins.h>
32eae4988bSStefano Babic #include <asm/arch/iomux.h>
33eae4988bSStefano Babic #include <i2c.h>
345213d6e4SStefano Babic #include <pmic.h>
35eae4988bSStefano Babic #include <fsl_pmic.h>
363292539eSStefano Babic #include <mmc.h>
373292539eSStefano Babic #include <fsl_esdhc.h>
38eae4988bSStefano Babic #include <mc9sdz60.h>
39eae4988bSStefano Babic #include <mc13892.h>
40eae4988bSStefano Babic #include <linux/types.h>
41a4adedd4SStefano Babic #include <asm/gpio.h>
42eae4988bSStefano Babic #include <asm/arch/sys_proto.h>
43eae4988bSStefano Babic #include <netdev.h>
44eae4988bSStefano Babic 
459660e442SHelmut Raiger #ifndef CONFIG_BOARD_LATE_INIT
469660e442SHelmut Raiger #error "CONFIG_BOARD_LATE_INIT must be set for this board"
47eae4988bSStefano Babic #endif
48eae4988bSStefano Babic 
49eae4988bSStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F
50eae4988bSStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
51eae4988bSStefano Babic #endif
52eae4988bSStefano Babic 
53eae4988bSStefano Babic DECLARE_GLOBAL_DATA_PTR;
54eae4988bSStefano Babic 
55eae4988bSStefano Babic int dram_init(void)
56eae4988bSStefano Babic {
576b5acfc1SStefano Babic 	u32 size1, size2;
586b5acfc1SStefano Babic 
596b5acfc1SStefano Babic 	size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
606b5acfc1SStefano Babic 	size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
616b5acfc1SStefano Babic 
626b5acfc1SStefano Babic 	gd->ram_size = size1 + size2;
63eae4988bSStefano Babic 
64eae4988bSStefano Babic 	return 0;
65eae4988bSStefano Babic }
66eae4988bSStefano Babic 
676b5acfc1SStefano Babic void dram_init_banksize(void)
686b5acfc1SStefano Babic {
696b5acfc1SStefano Babic 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
706b5acfc1SStefano Babic 	gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
716b5acfc1SStefano Babic 
726b5acfc1SStefano Babic 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
736b5acfc1SStefano Babic 	gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
746b5acfc1SStefano Babic }
756b5acfc1SStefano Babic 
76eae4988bSStefano Babic static void setup_iomux_i2c(void)
77eae4988bSStefano Babic {
78eae4988bSStefano Babic 	int pad;
79eae4988bSStefano Babic 
80eae4988bSStefano Babic 	/* setup pins for I2C1 */
81eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION);
82eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION);
83eae4988bSStefano Babic 
84eae4988bSStefano Babic 	pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \
85eae4988bSStefano Babic 			| PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain);
86eae4988bSStefano Babic 
87eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad);
88eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad);
89eae4988bSStefano Babic }
90eae4988bSStefano Babic 
91eae4988bSStefano Babic 
92eae4988bSStefano Babic static void setup_iomux_spi(void)
93eae4988bSStefano Babic {
94eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION);
95eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION);
96eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION);
97eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION);
98eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION);
99eae4988bSStefano Babic }
100eae4988bSStefano Babic 
101eae4988bSStefano Babic static void setup_iomux_fec(void)
102eae4988bSStefano Babic {
103eae4988bSStefano Babic 	int pad;
104eae4988bSStefano Babic 
105eae4988bSStefano Babic 	/* setup pins for FEC */
106eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC);
107eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC);
108eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC);
109eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC);
110eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC);
111eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC);
112eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC);
113eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC);
114eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC);
115eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC);
116eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC);
117eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC);
118eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC);
119eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC);
120eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC);
121eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC);
122eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC);
123eae4988bSStefano Babic 	mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC);
124eae4988bSStefano Babic 
125eae4988bSStefano Babic 	pad = (PAD_CTL_DRV_3_3V | PAD_CTL_PUE_PUD | PAD_CTL_ODE_CMOS | \
126eae4988bSStefano Babic 			PAD_CTL_DRV_NORMAL | PAD_CTL_SRE_SLOW);
127eae4988bSStefano Babic 
128eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
129eae4988bSStefano Babic 			PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
130eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
131eae4988bSStefano Babic 			PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
132eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RX_DV, pad | PAD_CTL_HYS_SCHMITZ | \
133eae4988bSStefano Babic 			 PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
134eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_COL, pad | PAD_CTL_HYS_SCHMITZ | \
135eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
136eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RDATA0, pad | PAD_CTL_HYS_SCHMITZ | \
137eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
138eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TDATA0, pad | PAD_CTL_HYS_CMOS | \
139eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
140eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TX_EN, pad | PAD_CTL_HYS_CMOS | \
141eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
142eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_MDC, pad | PAD_CTL_HYS_CMOS | \
143eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
144eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_MDIO, pad | PAD_CTL_HYS_SCHMITZ | \
145eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_22K_PU);
146eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TX_ERR, pad | PAD_CTL_HYS_CMOS | \
147eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
148eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RX_ERR, pad | PAD_CTL_HYS_SCHMITZ | \
149eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
150eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_CRS, pad | PAD_CTL_HYS_SCHMITZ | \
151eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
152eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RDATA1, pad | PAD_CTL_HYS_SCHMITZ | \
153eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
154eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TDATA1, pad | PAD_CTL_HYS_CMOS | \
155eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
156eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RDATA2, pad | PAD_CTL_HYS_SCHMITZ | \
157eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
158eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TDATA2, pad | PAD_CTL_HYS_CMOS | \
159eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
160eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_RDATA3, pad | PAD_CTL_HYS_SCHMITZ | \
161eae4988bSStefano Babic 			  PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
162eae4988bSStefano Babic 	mxc_iomux_set_pad(MX35_PIN_FEC_TDATA3, pad | PAD_CTL_HYS_CMOS | \
163eae4988bSStefano Babic 			  PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
164eae4988bSStefano Babic }
165eae4988bSStefano Babic 
166eae4988bSStefano Babic int board_early_init_f(void)
167eae4988bSStefano Babic {
168eae4988bSStefano Babic 	struct ccm_regs *ccm =
169eae4988bSStefano Babic 		(struct ccm_regs *)IMX_CCM_BASE;
170eae4988bSStefano Babic 
171eae4988bSStefano Babic 	/* enable clocks */
172eae4988bSStefano Babic 	writel(readl(&ccm->cgr0) |
173eae4988bSStefano Babic 		MXC_CCM_CGR0_EMI_MASK |
17434a31bf5SBenoît Thébaudeau 		MXC_CCM_CGR0_EDIO_MASK |
175eae4988bSStefano Babic 		MXC_CCM_CGR0_EPIT1_MASK,
176eae4988bSStefano Babic 		&ccm->cgr0);
177eae4988bSStefano Babic 
178eae4988bSStefano Babic 	writel(readl(&ccm->cgr1) |
179eae4988bSStefano Babic 		MXC_CCM_CGR1_FEC_MASK |
180eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO1_MASK |
181eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO2_MASK |
182eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO3_MASK |
183eae4988bSStefano Babic 		MXC_CCM_CGR1_I2C1_MASK |
184eae4988bSStefano Babic 		MXC_CCM_CGR1_I2C2_MASK |
185eae4988bSStefano Babic 		MXC_CCM_CGR1_IPU_MASK,
186eae4988bSStefano Babic 		&ccm->cgr1);
187eae4988bSStefano Babic 
188eae4988bSStefano Babic 	/* Setup NAND */
189eae4988bSStefano Babic 	__raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
190eae4988bSStefano Babic 
191eae4988bSStefano Babic 	setup_iomux_i2c();
192eae4988bSStefano Babic 	setup_iomux_fec();
193eae4988bSStefano Babic 	setup_iomux_spi();
194eae4988bSStefano Babic 
195eae4988bSStefano Babic 	return 0;
196eae4988bSStefano Babic }
197eae4988bSStefano Babic 
198eae4988bSStefano Babic int board_init(void)
199eae4988bSStefano Babic {
200eae4988bSStefano Babic 	gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS;	/* board id for linux */
201eae4988bSStefano Babic 	/* address of boot parameters */
202eae4988bSStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
203eae4988bSStefano Babic 
204eae4988bSStefano Babic 	return 0;
205eae4988bSStefano Babic }
206eae4988bSStefano Babic 
207eae4988bSStefano Babic static inline int pmic_detect(void)
208eae4988bSStefano Babic {
2095213d6e4SStefano Babic 	unsigned int id;
2105213d6e4SStefano Babic 	struct pmic *p = get_pmic();
211eae4988bSStefano Babic 
2125213d6e4SStefano Babic 	pmic_reg_read(p, REG_IDENTIFICATION, &id);
213eae4988bSStefano Babic 
214eae4988bSStefano Babic 	id = (id >> 6) & 0x7;
215eae4988bSStefano Babic 	if (id == 0x7)
216eae4988bSStefano Babic 		return 1;
217eae4988bSStefano Babic 	return 0;
218eae4988bSStefano Babic }
219eae4988bSStefano Babic 
220eae4988bSStefano Babic u32 get_board_rev(void)
221eae4988bSStefano Babic {
222eae4988bSStefano Babic 	int rev;
223eae4988bSStefano Babic 
224eae4988bSStefano Babic 	rev = pmic_detect();
225eae4988bSStefano Babic 
226eae4988bSStefano Babic 	return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
227eae4988bSStefano Babic }
228eae4988bSStefano Babic 
229eae4988bSStefano Babic int board_late_init(void)
230eae4988bSStefano Babic {
231eae4988bSStefano Babic 	u8 val;
232eae4988bSStefano Babic 	u32 pmic_val;
2335213d6e4SStefano Babic 	struct pmic *p;
234eae4988bSStefano Babic 
2355213d6e4SStefano Babic 	pmic_init();
236eae4988bSStefano Babic 	if (pmic_detect()) {
2375213d6e4SStefano Babic 		p = get_pmic();
238eae4988bSStefano Babic 		mxc_request_iomux(MX35_PIN_WATCHDOG_RST, MUX_CONFIG_SION |
239eae4988bSStefano Babic 					MUX_CONFIG_ALT1);
240eae4988bSStefano Babic 
2415213d6e4SStefano Babic 		pmic_reg_read(p, REG_SETTING_0, &pmic_val);
2425213d6e4SStefano Babic 		pmic_reg_write(p, REG_SETTING_0,
2435213d6e4SStefano Babic 			pmic_val | VO_1_30V | VO_1_50V);
2445213d6e4SStefano Babic 		pmic_reg_read(p, REG_MODE_0, &pmic_val);
2455213d6e4SStefano Babic 		pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN);
246eae4988bSStefano Babic 
247eae4988bSStefano Babic 		mxc_request_iomux(MX35_PIN_COMPARE, MUX_CONFIG_GPIO);
248eae4988bSStefano Babic 		mxc_iomux_set_input(MUX_IN_GPIO1_IN_5, INPUT_CTL_PATH0);
249eae4988bSStefano Babic 
250a4adedd4SStefano Babic 		gpio_direction_output(37, 1);
251eae4988bSStefano Babic 	}
252eae4988bSStefano Babic 
253eae4988bSStefano Babic 	val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
254eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
255eae4988bSStefano Babic 	mdelay(200);
256eae4988bSStefano Babic 
257eae4988bSStefano Babic 	val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
258eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
259eae4988bSStefano Babic 	mdelay(200);
260eae4988bSStefano Babic 
261eae4988bSStefano Babic 	val |= 0x80;
262eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
263eae4988bSStefano Babic 
264eae4988bSStefano Babic 	/* Print board revision */
265ba901df4SFabio Estevam 	printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F);
266eae4988bSStefano Babic 
267eae4988bSStefano Babic 	return 0;
268eae4988bSStefano Babic }
269eae4988bSStefano Babic 
270eae4988bSStefano Babic int board_eth_init(bd_t *bis)
271eae4988bSStefano Babic {
272eae4988bSStefano Babic 	int rc = -ENODEV;
273eae4988bSStefano Babic #if defined(CONFIG_SMC911X)
274eae4988bSStefano Babic 	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
275eae4988bSStefano Babic #endif
276eae4988bSStefano Babic 
277eae4988bSStefano Babic 	cpu_eth_init(bis);
278eae4988bSStefano Babic 
279eae4988bSStefano Babic 	return rc;
280eae4988bSStefano Babic }
2813292539eSStefano Babic 
2823292539eSStefano Babic #if defined(CONFIG_FSL_ESDHC)
2833292539eSStefano Babic 
2843292539eSStefano Babic struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
2853292539eSStefano Babic 
2863292539eSStefano Babic int board_mmc_init(bd_t *bis)
2873292539eSStefano Babic {
2883292539eSStefano Babic 	/* configure pins for SDHC1 only */
2893292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_CMD, MUX_CONFIG_FUNC);
2903292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_CLK, MUX_CONFIG_FUNC);
2913292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_DATA0, MUX_CONFIG_FUNC);
2923292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_DATA1, MUX_CONFIG_FUNC);
2933292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_DATA2, MUX_CONFIG_FUNC);
2943292539eSStefano Babic 	mxc_request_iomux(MX35_PIN_SD1_DATA3, MUX_CONFIG_FUNC);
2953292539eSStefano Babic 
296*a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
2973292539eSStefano Babic 	return fsl_esdhc_initialize(bis, &esdhc_cfg);
2983292539eSStefano Babic }
2993292539eSStefano Babic 
3003292539eSStefano Babic int board_mmc_getcd(struct mmc *mmc)
3013292539eSStefano Babic {
3023292539eSStefano Babic 	return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4);
3033292539eSStefano Babic }
3043292539eSStefano Babic #endif
305