xref: /rk3399_rockchip-uboot/board/freescale/mx35pdk/mx35pdk.c (revision 68088ceed7eb059d1aa50ffe7c372cf8b058797e)
1eae4988bSStefano Babic /*
2eae4988bSStefano Babic  * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3eae4988bSStefano Babic  *
4eae4988bSStefano Babic  * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5eae4988bSStefano Babic  *
6eae4988bSStefano Babic  * See file CREDITS for list of people who contributed to this
7eae4988bSStefano Babic  * project.
8eae4988bSStefano Babic  *
9eae4988bSStefano Babic  * This program is free software; you can redistribute it and/or
10eae4988bSStefano Babic  * modify it under the terms of the GNU General Public License as
11eae4988bSStefano Babic  * published by the Free Software Foundation; either version 2 of
12eae4988bSStefano Babic  * the License, or (at your option) any later version.
13eae4988bSStefano Babic  *
14eae4988bSStefano Babic  * This program is distributed in the hope that it will be useful,
15eae4988bSStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16eae4988bSStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17eae4988bSStefano Babic  * GNU General Public License for more details.
18eae4988bSStefano Babic  *
19eae4988bSStefano Babic  * You should have received a copy of the GNU General Public License
20eae4988bSStefano Babic  * along with this program; if not, write to the Free Software
21eae4988bSStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22eae4988bSStefano Babic  * MA 02111-1307 USA
23eae4988bSStefano Babic  */
24eae4988bSStefano Babic 
25eae4988bSStefano Babic #include <common.h>
26eae4988bSStefano Babic #include <asm/io.h>
27eae4988bSStefano Babic #include <asm/errno.h>
28eae4988bSStefano Babic #include <asm/arch/imx-regs.h>
29eae4988bSStefano Babic #include <asm/arch/crm_regs.h>
30a2ac1b3aSBenoît Thébaudeau #include <asm/arch/clock.h>
31105c9eafSBenoît Thébaudeau #include <asm/arch/iomux-mx35.h>
32eae4988bSStefano Babic #include <i2c.h>
33c7336815SŁukasz Majewski #include <power/pmic.h>
34eae4988bSStefano Babic #include <fsl_pmic.h>
353292539eSStefano Babic #include <mmc.h>
363292539eSStefano Babic #include <fsl_esdhc.h>
37eae4988bSStefano Babic #include <mc9sdz60.h>
38eae4988bSStefano Babic #include <mc13892.h>
39eae4988bSStefano Babic #include <linux/types.h>
40a4adedd4SStefano Babic #include <asm/gpio.h>
41eae4988bSStefano Babic #include <asm/arch/sys_proto.h>
42eae4988bSStefano Babic #include <netdev.h>
43eae4988bSStefano Babic 
449660e442SHelmut Raiger #ifndef CONFIG_BOARD_LATE_INIT
459660e442SHelmut Raiger #error "CONFIG_BOARD_LATE_INIT must be set for this board"
46eae4988bSStefano Babic #endif
47eae4988bSStefano Babic 
48eae4988bSStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F
49eae4988bSStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
50eae4988bSStefano Babic #endif
51eae4988bSStefano Babic 
52eae4988bSStefano Babic DECLARE_GLOBAL_DATA_PTR;
53eae4988bSStefano Babic 
54eae4988bSStefano Babic int dram_init(void)
55eae4988bSStefano Babic {
566b5acfc1SStefano Babic 	u32 size1, size2;
576b5acfc1SStefano Babic 
586b5acfc1SStefano Babic 	size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
596b5acfc1SStefano Babic 	size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
606b5acfc1SStefano Babic 
616b5acfc1SStefano Babic 	gd->ram_size = size1 + size2;
62eae4988bSStefano Babic 
63eae4988bSStefano Babic 	return 0;
64eae4988bSStefano Babic }
65eae4988bSStefano Babic 
666b5acfc1SStefano Babic void dram_init_banksize(void)
676b5acfc1SStefano Babic {
686b5acfc1SStefano Babic 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
696b5acfc1SStefano Babic 	gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
706b5acfc1SStefano Babic 
716b5acfc1SStefano Babic 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
726b5acfc1SStefano Babic 	gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
736b5acfc1SStefano Babic }
746b5acfc1SStefano Babic 
75105c9eafSBenoît Thébaudeau #define I2C_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
76105c9eafSBenoît Thébaudeau 
77eae4988bSStefano Babic static void setup_iomux_i2c(void)
78eae4988bSStefano Babic {
79105c9eafSBenoît Thébaudeau 	static const iomux_v3_cfg_t i2c1_pads[] = {
80105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
81105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
82105c9eafSBenoît Thébaudeau 	};
83eae4988bSStefano Babic 
84eae4988bSStefano Babic 	/* setup pins for I2C1 */
85105c9eafSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
86eae4988bSStefano Babic }
87eae4988bSStefano Babic 
88eae4988bSStefano Babic 
89eae4988bSStefano Babic static void setup_iomux_spi(void)
90eae4988bSStefano Babic {
91105c9eafSBenoît Thébaudeau 	static const iomux_v3_cfg_t spi_pads[] = {
92105c9eafSBenoît Thébaudeau 		MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
93105c9eafSBenoît Thébaudeau 		MX35_PAD_CSPI1_MISO__CSPI1_MISO,
94105c9eafSBenoît Thébaudeau 		MX35_PAD_CSPI1_SS0__CSPI1_SS0,
95105c9eafSBenoît Thébaudeau 		MX35_PAD_CSPI1_SS1__CSPI1_SS1,
96105c9eafSBenoît Thébaudeau 		MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
97105c9eafSBenoît Thébaudeau 	};
98105c9eafSBenoît Thébaudeau 
99105c9eafSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
100eae4988bSStefano Babic }
101eae4988bSStefano Babic 
102105c9eafSBenoît Thébaudeau #define USBOTG_IN_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | \
103105c9eafSBenoît Thébaudeau 				 PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
104105c9eafSBenoît Thébaudeau #define USBOTG_OUT_PAD_CTRL	(PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
105105c9eafSBenoît Thébaudeau 
106961a7628SBenoît Thébaudeau static void setup_iomux_usbotg(void)
107961a7628SBenoît Thébaudeau {
108105c9eafSBenoît Thébaudeau 	static const iomux_v3_cfg_t usbotg_pads[] = {
109105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR,
110105c9eafSBenoît Thébaudeau 				USBOTG_OUT_PAD_CTRL),
111105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC,
112105c9eafSBenoît Thébaudeau 				USBOTG_IN_PAD_CTRL),
113105c9eafSBenoît Thébaudeau 	};
114961a7628SBenoît Thébaudeau 
115961a7628SBenoît Thébaudeau 	/* Set up pins for USBOTG. */
116105c9eafSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(usbotg_pads, ARRAY_SIZE(usbotg_pads));
117961a7628SBenoît Thébaudeau }
118961a7628SBenoît Thébaudeau 
119105c9eafSBenoît Thébaudeau #define FEC_PAD_CTRL	(PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
120105c9eafSBenoît Thébaudeau 
121eae4988bSStefano Babic static void setup_iomux_fec(void)
122eae4988bSStefano Babic {
123105c9eafSBenoît Thébaudeau 	static const iomux_v3_cfg_t fec_pads[] = {
124105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TX_CLK__FEC_TX_CLK, FEC_PAD_CTRL |
125105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
126105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RX_CLK__FEC_RX_CLK, FEC_PAD_CTRL |
127105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
128105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RX_DV__FEC_RX_DV, FEC_PAD_CTRL |
129105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
130105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_COL__FEC_COL, FEC_PAD_CTRL |
131105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
132105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RDATA0__FEC_RDATA_0, FEC_PAD_CTRL |
133105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
134105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TDATA0__FEC_TDATA_0, FEC_PAD_CTRL),
135105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TX_EN__FEC_TX_EN, FEC_PAD_CTRL),
136105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_MDC__FEC_MDC, FEC_PAD_CTRL),
137105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_MDIO__FEC_MDIO, FEC_PAD_CTRL |
138105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_22K_UP),
139105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TX_ERR__FEC_TX_ERR, FEC_PAD_CTRL),
140105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RX_ERR__FEC_RX_ERR, FEC_PAD_CTRL |
141105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
142105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_CRS__FEC_CRS, FEC_PAD_CTRL |
143105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
144105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RDATA1__FEC_RDATA_1, FEC_PAD_CTRL |
145105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
146105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TDATA1__FEC_TDATA_1, FEC_PAD_CTRL),
147105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RDATA2__FEC_RDATA_2, FEC_PAD_CTRL |
148105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
149105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TDATA2__FEC_TDATA_2, FEC_PAD_CTRL),
150105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_RDATA3__FEC_RDATA_3, FEC_PAD_CTRL |
151105c9eafSBenoît Thébaudeau 					PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
152105c9eafSBenoît Thébaudeau 		NEW_PAD_CTRL(MX35_PAD_FEC_TDATA3__FEC_TDATA_3, FEC_PAD_CTRL),
153105c9eafSBenoît Thébaudeau 	};
154eae4988bSStefano Babic 
155eae4988bSStefano Babic 	/* setup pins for FEC */
156105c9eafSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
157eae4988bSStefano Babic }
158eae4988bSStefano Babic 
159eae4988bSStefano Babic int board_early_init_f(void)
160eae4988bSStefano Babic {
161eae4988bSStefano Babic 	struct ccm_regs *ccm =
162eae4988bSStefano Babic 		(struct ccm_regs *)IMX_CCM_BASE;
163eae4988bSStefano Babic 
164eae4988bSStefano Babic 	/* enable clocks */
165eae4988bSStefano Babic 	writel(readl(&ccm->cgr0) |
166eae4988bSStefano Babic 		MXC_CCM_CGR0_EMI_MASK |
16734a31bf5SBenoît Thébaudeau 		MXC_CCM_CGR0_EDIO_MASK |
168eae4988bSStefano Babic 		MXC_CCM_CGR0_EPIT1_MASK,
169eae4988bSStefano Babic 		&ccm->cgr0);
170eae4988bSStefano Babic 
171eae4988bSStefano Babic 	writel(readl(&ccm->cgr1) |
172eae4988bSStefano Babic 		MXC_CCM_CGR1_FEC_MASK |
173eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO1_MASK |
174eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO2_MASK |
175eae4988bSStefano Babic 		MXC_CCM_CGR1_GPIO3_MASK |
176eae4988bSStefano Babic 		MXC_CCM_CGR1_I2C1_MASK |
177eae4988bSStefano Babic 		MXC_CCM_CGR1_I2C2_MASK |
178eae4988bSStefano Babic 		MXC_CCM_CGR1_IPU_MASK,
179eae4988bSStefano Babic 		&ccm->cgr1);
180eae4988bSStefano Babic 
181eae4988bSStefano Babic 	/* Setup NAND */
182eae4988bSStefano Babic 	__raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
183eae4988bSStefano Babic 
184eae4988bSStefano Babic 	setup_iomux_i2c();
185961a7628SBenoît Thébaudeau 	setup_iomux_usbotg();
186eae4988bSStefano Babic 	setup_iomux_fec();
187eae4988bSStefano Babic 	setup_iomux_spi();
188eae4988bSStefano Babic 
189eae4988bSStefano Babic 	return 0;
190eae4988bSStefano Babic }
191eae4988bSStefano Babic 
192eae4988bSStefano Babic int board_init(void)
193eae4988bSStefano Babic {
194eae4988bSStefano Babic 	gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS;	/* board id for linux */
195eae4988bSStefano Babic 	/* address of boot parameters */
196eae4988bSStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
197eae4988bSStefano Babic 
198eae4988bSStefano Babic 	return 0;
199eae4988bSStefano Babic }
200eae4988bSStefano Babic 
201eae4988bSStefano Babic static inline int pmic_detect(void)
202eae4988bSStefano Babic {
2035213d6e4SStefano Babic 	unsigned int id;
204c7336815SŁukasz Majewski 	struct pmic *p = pmic_get("FSL_PMIC");
205c7336815SŁukasz Majewski 	if (!p)
206c7336815SŁukasz Majewski 		return -ENODEV;
207eae4988bSStefano Babic 
2085213d6e4SStefano Babic 	pmic_reg_read(p, REG_IDENTIFICATION, &id);
209eae4988bSStefano Babic 
210eae4988bSStefano Babic 	id = (id >> 6) & 0x7;
211eae4988bSStefano Babic 	if (id == 0x7)
212eae4988bSStefano Babic 		return 1;
213eae4988bSStefano Babic 	return 0;
214eae4988bSStefano Babic }
215eae4988bSStefano Babic 
216eae4988bSStefano Babic u32 get_board_rev(void)
217eae4988bSStefano Babic {
218eae4988bSStefano Babic 	int rev;
219eae4988bSStefano Babic 
220eae4988bSStefano Babic 	rev = pmic_detect();
221eae4988bSStefano Babic 
222eae4988bSStefano Babic 	return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
223eae4988bSStefano Babic }
224eae4988bSStefano Babic 
225eae4988bSStefano Babic int board_late_init(void)
226eae4988bSStefano Babic {
227eae4988bSStefano Babic 	u8 val;
228eae4988bSStefano Babic 	u32 pmic_val;
2295213d6e4SStefano Babic 	struct pmic *p;
230c7336815SŁukasz Majewski 	int ret;
231eae4988bSStefano Babic 
232c7336815SŁukasz Majewski 	ret = pmic_init(I2C_PMIC);
233c7336815SŁukasz Majewski 	if (ret)
234c7336815SŁukasz Majewski 		return ret;
235c7336815SŁukasz Majewski 
236eae4988bSStefano Babic 	if (pmic_detect()) {
237c7336815SŁukasz Majewski 		p = pmic_get("FSL_PMIC");
238105c9eafSBenoît Thébaudeau 		imx_iomux_v3_setup_pad(MX35_PAD_WDOG_RST__WDOG_WDOG_B);
239eae4988bSStefano Babic 
2405213d6e4SStefano Babic 		pmic_reg_read(p, REG_SETTING_0, &pmic_val);
2415213d6e4SStefano Babic 		pmic_reg_write(p, REG_SETTING_0,
2425213d6e4SStefano Babic 			pmic_val | VO_1_30V | VO_1_50V);
2435213d6e4SStefano Babic 		pmic_reg_read(p, REG_MODE_0, &pmic_val);
2445213d6e4SStefano Babic 		pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN);
245eae4988bSStefano Babic 
246105c9eafSBenoît Thébaudeau 		imx_iomux_v3_setup_pad(MX35_PAD_COMPARE__GPIO1_5);
247eae4988bSStefano Babic 
248*68088ceeSBenoît Thébaudeau 		gpio_direction_output(IMX_GPIO_NR(1, 5), 1);
249eae4988bSStefano Babic 	}
250eae4988bSStefano Babic 
251eae4988bSStefano Babic 	val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
252eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
253eae4988bSStefano Babic 	mdelay(200);
254eae4988bSStefano Babic 
255eae4988bSStefano Babic 	val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
256eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
257eae4988bSStefano Babic 	mdelay(200);
258eae4988bSStefano Babic 
259eae4988bSStefano Babic 	val |= 0x80;
260eae4988bSStefano Babic 	mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
261eae4988bSStefano Babic 
262eae4988bSStefano Babic 	/* Print board revision */
263ba901df4SFabio Estevam 	printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F);
264eae4988bSStefano Babic 
265eae4988bSStefano Babic 	return 0;
266eae4988bSStefano Babic }
267eae4988bSStefano Babic 
268eae4988bSStefano Babic int board_eth_init(bd_t *bis)
269eae4988bSStefano Babic {
270eae4988bSStefano Babic 	int rc = -ENODEV;
271eae4988bSStefano Babic #if defined(CONFIG_SMC911X)
272eae4988bSStefano Babic 	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
273eae4988bSStefano Babic #endif
274eae4988bSStefano Babic 
275eae4988bSStefano Babic 	cpu_eth_init(bis);
276eae4988bSStefano Babic 
277eae4988bSStefano Babic 	return rc;
278eae4988bSStefano Babic }
2793292539eSStefano Babic 
2803292539eSStefano Babic #if defined(CONFIG_FSL_ESDHC)
2813292539eSStefano Babic 
2823292539eSStefano Babic struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
2833292539eSStefano Babic 
2843292539eSStefano Babic int board_mmc_init(bd_t *bis)
2853292539eSStefano Babic {
286105c9eafSBenoît Thébaudeau 	static const iomux_v3_cfg_t sdhc1_pads[] = {
287105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_CMD__ESDHC1_CMD,
288105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_CLK__ESDHC1_CLK,
289105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
290105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
291105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
292105c9eafSBenoît Thébaudeau 		MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
293105c9eafSBenoît Thébaudeau 	};
294105c9eafSBenoît Thébaudeau 
2953292539eSStefano Babic 	/* configure pins for SDHC1 only */
296105c9eafSBenoît Thébaudeau 	imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads));
2973292539eSStefano Babic 
298a2ac1b3aSBenoît Thébaudeau 	esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
2993292539eSStefano Babic 	return fsl_esdhc_initialize(bis, &esdhc_cfg);
3003292539eSStefano Babic }
3013292539eSStefano Babic 
3023292539eSStefano Babic int board_mmc_getcd(struct mmc *mmc)
3033292539eSStefano Babic {
3043292539eSStefano Babic 	return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4);
3053292539eSStefano Babic }
3063292539eSStefano Babic #endif
307