1eae4988bSStefano Babic /* 2eae4988bSStefano Babic * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de> 3eae4988bSStefano Babic * 4eae4988bSStefano Babic * (C) Copyright 2008-2010 Freescale Semiconductor, Inc. 5eae4988bSStefano Babic * 6eae4988bSStefano Babic * See file CREDITS for list of people who contributed to this 7eae4988bSStefano Babic * project. 8eae4988bSStefano Babic * 9eae4988bSStefano Babic * This program is free software; you can redistribute it and/or 10eae4988bSStefano Babic * modify it under the terms of the GNU General Public License as 11eae4988bSStefano Babic * published by the Free Software Foundation; either version 2 of 12eae4988bSStefano Babic * the License, or (at your option) any later version. 13eae4988bSStefano Babic * 14eae4988bSStefano Babic * This program is distributed in the hope that it will be useful, 15eae4988bSStefano Babic * but WITHOUT ANY WARRANTY; without even the implied warranty of 16eae4988bSStefano Babic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17eae4988bSStefano Babic * GNU General Public License for more details. 18eae4988bSStefano Babic * 19eae4988bSStefano Babic * You should have received a copy of the GNU General Public License 20eae4988bSStefano Babic * along with this program; if not, write to the Free Software 21eae4988bSStefano Babic * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22eae4988bSStefano Babic * MA 02111-1307 USA 23eae4988bSStefano Babic */ 24eae4988bSStefano Babic 25eae4988bSStefano Babic #include <common.h> 26eae4988bSStefano Babic #include <asm/io.h> 27eae4988bSStefano Babic #include <asm/errno.h> 28eae4988bSStefano Babic #include <asm/arch/imx-regs.h> 29eae4988bSStefano Babic #include <asm/arch/crm_regs.h> 30eae4988bSStefano Babic #include <asm/arch/mx35_pins.h> 31eae4988bSStefano Babic #include <asm/arch/iomux.h> 32eae4988bSStefano Babic #include <i2c.h> 335213d6e4SStefano Babic #include <pmic.h> 34eae4988bSStefano Babic #include <fsl_pmic.h> 35*3292539eSStefano Babic #include <mmc.h> 36*3292539eSStefano Babic #include <fsl_esdhc.h> 37eae4988bSStefano Babic #include <mc9sdz60.h> 38eae4988bSStefano Babic #include <mc13892.h> 39eae4988bSStefano Babic #include <linux/types.h> 40a4adedd4SStefano Babic #include <asm/gpio.h> 41eae4988bSStefano Babic #include <asm/arch/sys_proto.h> 42eae4988bSStefano Babic #include <netdev.h> 43eae4988bSStefano Babic 449660e442SHelmut Raiger #ifndef CONFIG_BOARD_LATE_INIT 459660e442SHelmut Raiger #error "CONFIG_BOARD_LATE_INIT must be set for this board" 46eae4988bSStefano Babic #endif 47eae4988bSStefano Babic 48eae4988bSStefano Babic #ifndef CONFIG_BOARD_EARLY_INIT_F 49eae4988bSStefano Babic #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board" 50eae4988bSStefano Babic #endif 51eae4988bSStefano Babic 52eae4988bSStefano Babic DECLARE_GLOBAL_DATA_PTR; 53eae4988bSStefano Babic 54eae4988bSStefano Babic int dram_init(void) 55eae4988bSStefano Babic { 566b5acfc1SStefano Babic u32 size1, size2; 576b5acfc1SStefano Babic 586b5acfc1SStefano Babic size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE); 596b5acfc1SStefano Babic size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE); 606b5acfc1SStefano Babic 616b5acfc1SStefano Babic gd->ram_size = size1 + size2; 62eae4988bSStefano Babic 63eae4988bSStefano Babic return 0; 64eae4988bSStefano Babic } 65eae4988bSStefano Babic 666b5acfc1SStefano Babic void dram_init_banksize(void) 676b5acfc1SStefano Babic { 686b5acfc1SStefano Babic gd->bd->bi_dram[0].start = PHYS_SDRAM_1; 696b5acfc1SStefano Babic gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; 706b5acfc1SStefano Babic 716b5acfc1SStefano Babic gd->bd->bi_dram[1].start = PHYS_SDRAM_2; 726b5acfc1SStefano Babic gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE; 736b5acfc1SStefano Babic } 746b5acfc1SStefano Babic 75eae4988bSStefano Babic static void setup_iomux_i2c(void) 76eae4988bSStefano Babic { 77eae4988bSStefano Babic int pad; 78eae4988bSStefano Babic 79eae4988bSStefano Babic /* setup pins for I2C1 */ 80eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION); 81eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION); 82eae4988bSStefano Babic 83eae4988bSStefano Babic pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \ 84eae4988bSStefano Babic | PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain); 85eae4988bSStefano Babic 86eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad); 87eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad); 88eae4988bSStefano Babic } 89eae4988bSStefano Babic 90eae4988bSStefano Babic 91eae4988bSStefano Babic static void setup_iomux_spi(void) 92eae4988bSStefano Babic { 93eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION); 94eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION); 95eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION); 96eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION); 97eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION); 98eae4988bSStefano Babic } 99eae4988bSStefano Babic 100eae4988bSStefano Babic static void setup_iomux_fec(void) 101eae4988bSStefano Babic { 102eae4988bSStefano Babic int pad; 103eae4988bSStefano Babic 104eae4988bSStefano Babic /* setup pins for FEC */ 105eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC); 106eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC); 107eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC); 108eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC); 109eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC); 110eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC); 111eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC); 112eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC); 113eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC); 114eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC); 115eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC); 116eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC); 117eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC); 118eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC); 119eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC); 120eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC); 121eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC); 122eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC); 123eae4988bSStefano Babic 124eae4988bSStefano Babic pad = (PAD_CTL_DRV_3_3V | PAD_CTL_PUE_PUD | PAD_CTL_ODE_CMOS | \ 125eae4988bSStefano Babic PAD_CTL_DRV_NORMAL | PAD_CTL_SRE_SLOW); 126eae4988bSStefano Babic 127eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \ 128eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 129eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \ 130eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 131eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RX_DV, pad | PAD_CTL_HYS_SCHMITZ | \ 132eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 133eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_COL, pad | PAD_CTL_HYS_SCHMITZ | \ 134eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 135eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RDATA0, pad | PAD_CTL_HYS_SCHMITZ | \ 136eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 137eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TDATA0, pad | PAD_CTL_HYS_CMOS | \ 138eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 139eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TX_EN, pad | PAD_CTL_HYS_CMOS | \ 140eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 141eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_MDC, pad | PAD_CTL_HYS_CMOS | \ 142eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 143eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_MDIO, pad | PAD_CTL_HYS_SCHMITZ | \ 144eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_22K_PU); 145eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TX_ERR, pad | PAD_CTL_HYS_CMOS | \ 146eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 147eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RX_ERR, pad | PAD_CTL_HYS_SCHMITZ | \ 148eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 149eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_CRS, pad | PAD_CTL_HYS_SCHMITZ | \ 150eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 151eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RDATA1, pad | PAD_CTL_HYS_SCHMITZ | \ 152eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 153eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TDATA1, pad | PAD_CTL_HYS_CMOS | \ 154eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 155eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RDATA2, pad | PAD_CTL_HYS_SCHMITZ | \ 156eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 157eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TDATA2, pad | PAD_CTL_HYS_CMOS | \ 158eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 159eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_RDATA3, pad | PAD_CTL_HYS_SCHMITZ | \ 160eae4988bSStefano Babic PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD); 161eae4988bSStefano Babic mxc_iomux_set_pad(MX35_PIN_FEC_TDATA3, pad | PAD_CTL_HYS_CMOS | \ 162eae4988bSStefano Babic PAD_CTL_PKE_NONE | PAD_CTL_100K_PD); 163eae4988bSStefano Babic } 164eae4988bSStefano Babic 165eae4988bSStefano Babic int board_early_init_f(void) 166eae4988bSStefano Babic { 167eae4988bSStefano Babic struct ccm_regs *ccm = 168eae4988bSStefano Babic (struct ccm_regs *)IMX_CCM_BASE; 169eae4988bSStefano Babic 170eae4988bSStefano Babic /* enable clocks */ 171eae4988bSStefano Babic writel(readl(&ccm->cgr0) | 172eae4988bSStefano Babic MXC_CCM_CGR0_EMI_MASK | 17334a31bf5SBenoît Thébaudeau MXC_CCM_CGR0_EDIO_MASK | 174eae4988bSStefano Babic MXC_CCM_CGR0_EPIT1_MASK, 175eae4988bSStefano Babic &ccm->cgr0); 176eae4988bSStefano Babic 177eae4988bSStefano Babic writel(readl(&ccm->cgr1) | 178eae4988bSStefano Babic MXC_CCM_CGR1_FEC_MASK | 179eae4988bSStefano Babic MXC_CCM_CGR1_GPIO1_MASK | 180eae4988bSStefano Babic MXC_CCM_CGR1_GPIO2_MASK | 181eae4988bSStefano Babic MXC_CCM_CGR1_GPIO3_MASK | 182eae4988bSStefano Babic MXC_CCM_CGR1_I2C1_MASK | 183eae4988bSStefano Babic MXC_CCM_CGR1_I2C2_MASK | 184eae4988bSStefano Babic MXC_CCM_CGR1_IPU_MASK, 185eae4988bSStefano Babic &ccm->cgr1); 186eae4988bSStefano Babic 187eae4988bSStefano Babic /* Setup NAND */ 188eae4988bSStefano Babic __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr); 189eae4988bSStefano Babic 190eae4988bSStefano Babic setup_iomux_i2c(); 191eae4988bSStefano Babic setup_iomux_fec(); 192eae4988bSStefano Babic setup_iomux_spi(); 193eae4988bSStefano Babic 194eae4988bSStefano Babic return 0; 195eae4988bSStefano Babic } 196eae4988bSStefano Babic 197eae4988bSStefano Babic int board_init(void) 198eae4988bSStefano Babic { 199eae4988bSStefano Babic gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */ 200eae4988bSStefano Babic /* address of boot parameters */ 201eae4988bSStefano Babic gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 202eae4988bSStefano Babic 203eae4988bSStefano Babic return 0; 204eae4988bSStefano Babic } 205eae4988bSStefano Babic 206eae4988bSStefano Babic static inline int pmic_detect(void) 207eae4988bSStefano Babic { 2085213d6e4SStefano Babic unsigned int id; 2095213d6e4SStefano Babic struct pmic *p = get_pmic(); 210eae4988bSStefano Babic 2115213d6e4SStefano Babic pmic_reg_read(p, REG_IDENTIFICATION, &id); 212eae4988bSStefano Babic 213eae4988bSStefano Babic id = (id >> 6) & 0x7; 214eae4988bSStefano Babic if (id == 0x7) 215eae4988bSStefano Babic return 1; 216eae4988bSStefano Babic return 0; 217eae4988bSStefano Babic } 218eae4988bSStefano Babic 219eae4988bSStefano Babic u32 get_board_rev(void) 220eae4988bSStefano Babic { 221eae4988bSStefano Babic int rev; 222eae4988bSStefano Babic 223eae4988bSStefano Babic rev = pmic_detect(); 224eae4988bSStefano Babic 225eae4988bSStefano Babic return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8; 226eae4988bSStefano Babic } 227eae4988bSStefano Babic 228eae4988bSStefano Babic int board_late_init(void) 229eae4988bSStefano Babic { 230eae4988bSStefano Babic u8 val; 231eae4988bSStefano Babic u32 pmic_val; 2325213d6e4SStefano Babic struct pmic *p; 233eae4988bSStefano Babic 2345213d6e4SStefano Babic pmic_init(); 235eae4988bSStefano Babic if (pmic_detect()) { 2365213d6e4SStefano Babic p = get_pmic(); 237eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_WATCHDOG_RST, MUX_CONFIG_SION | 238eae4988bSStefano Babic MUX_CONFIG_ALT1); 239eae4988bSStefano Babic 2405213d6e4SStefano Babic pmic_reg_read(p, REG_SETTING_0, &pmic_val); 2415213d6e4SStefano Babic pmic_reg_write(p, REG_SETTING_0, 2425213d6e4SStefano Babic pmic_val | VO_1_30V | VO_1_50V); 2435213d6e4SStefano Babic pmic_reg_read(p, REG_MODE_0, &pmic_val); 2445213d6e4SStefano Babic pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN); 245eae4988bSStefano Babic 246eae4988bSStefano Babic mxc_request_iomux(MX35_PIN_COMPARE, MUX_CONFIG_GPIO); 247eae4988bSStefano Babic mxc_iomux_set_input(MUX_IN_GPIO1_IN_5, INPUT_CTL_PATH0); 248eae4988bSStefano Babic 249a4adedd4SStefano Babic gpio_direction_output(37, 1); 250eae4988bSStefano Babic } 251eae4988bSStefano Babic 252eae4988bSStefano Babic val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04; 253eae4988bSStefano Babic mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val); 254eae4988bSStefano Babic mdelay(200); 255eae4988bSStefano Babic 256eae4988bSStefano Babic val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F; 257eae4988bSStefano Babic mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val); 258eae4988bSStefano Babic mdelay(200); 259eae4988bSStefano Babic 260eae4988bSStefano Babic val |= 0x80; 261eae4988bSStefano Babic mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val); 262eae4988bSStefano Babic 263eae4988bSStefano Babic /* Print board revision */ 264ba901df4SFabio Estevam printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F); 265eae4988bSStefano Babic 266eae4988bSStefano Babic return 0; 267eae4988bSStefano Babic } 268eae4988bSStefano Babic 269eae4988bSStefano Babic int board_eth_init(bd_t *bis) 270eae4988bSStefano Babic { 271eae4988bSStefano Babic int rc = -ENODEV; 272eae4988bSStefano Babic #if defined(CONFIG_SMC911X) 273eae4988bSStefano Babic rc = smc911x_initialize(0, CONFIG_SMC911X_BASE); 274eae4988bSStefano Babic #endif 275eae4988bSStefano Babic 276eae4988bSStefano Babic cpu_eth_init(bis); 277eae4988bSStefano Babic 278eae4988bSStefano Babic return rc; 279eae4988bSStefano Babic } 280*3292539eSStefano Babic 281*3292539eSStefano Babic #if defined(CONFIG_FSL_ESDHC) 282*3292539eSStefano Babic 283*3292539eSStefano Babic struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR}; 284*3292539eSStefano Babic 285*3292539eSStefano Babic int board_mmc_init(bd_t *bis) 286*3292539eSStefano Babic { 287*3292539eSStefano Babic /* configure pins for SDHC1 only */ 288*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_CMD, MUX_CONFIG_FUNC); 289*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_CLK, MUX_CONFIG_FUNC); 290*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_DATA0, MUX_CONFIG_FUNC); 291*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_DATA1, MUX_CONFIG_FUNC); 292*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_DATA2, MUX_CONFIG_FUNC); 293*3292539eSStefano Babic mxc_request_iomux(MX35_PIN_SD1_DATA3, MUX_CONFIG_FUNC); 294*3292539eSStefano Babic 295*3292539eSStefano Babic return fsl_esdhc_initialize(bis, &esdhc_cfg); 296*3292539eSStefano Babic } 297*3292539eSStefano Babic 298*3292539eSStefano Babic int board_mmc_getcd(struct mmc *mmc) 299*3292539eSStefano Babic { 300*3292539eSStefano Babic return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4); 301*3292539eSStefano Babic } 302*3292539eSStefano Babic #endif 303