129f75a5cSFabio Estevam /* 229f75a5cSFabio Estevam * Freescale MX28EVK board 329f75a5cSFabio Estevam * 429f75a5cSFabio Estevam * (C) Copyright 2011 Freescale Semiconductor, Inc. 529f75a5cSFabio Estevam * 629f75a5cSFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com> 729f75a5cSFabio Estevam * 829f75a5cSFabio Estevam * Based on m28evk.c: 929f75a5cSFabio Estevam * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 1029f75a5cSFabio Estevam * on behalf of DENX Software Engineering GmbH 1129f75a5cSFabio Estevam * 1229f75a5cSFabio Estevam * See file CREDITS for list of people who contributed to this 1329f75a5cSFabio Estevam * project. 1429f75a5cSFabio Estevam * 1529f75a5cSFabio Estevam * This program is free software; you can redistribute it and/or 1629f75a5cSFabio Estevam * modify it under the terms of the GNU General Public License as 1729f75a5cSFabio Estevam * published by the Free Software Foundation; either version 2 of 1829f75a5cSFabio Estevam * the License, or (at your option) any later version. 1929f75a5cSFabio Estevam * 2029f75a5cSFabio Estevam * This program is distributed in the hope that it will be useful, 2129f75a5cSFabio Estevam * but WITHOUT ANY WARRANTY; without even the implied warranty of 2229f75a5cSFabio Estevam * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2329f75a5cSFabio Estevam * GNU General Public License for more details. 2429f75a5cSFabio Estevam */ 2529f75a5cSFabio Estevam 2629f75a5cSFabio Estevam #include <common.h> 2729f75a5cSFabio Estevam #include <asm/gpio.h> 2829f75a5cSFabio Estevam #include <asm/io.h> 2929f75a5cSFabio Estevam #include <asm/arch/imx-regs.h> 3029f75a5cSFabio Estevam #include <asm/arch/iomux-mx28.h> 3129f75a5cSFabio Estevam #include <asm/arch/clock.h> 3229f75a5cSFabio Estevam #include <asm/arch/sys_proto.h> 3329f75a5cSFabio Estevam #include <linux/mii.h> 3429f75a5cSFabio Estevam #include <miiphy.h> 3529f75a5cSFabio Estevam #include <netdev.h> 3629f75a5cSFabio Estevam #include <errno.h> 3729f75a5cSFabio Estevam 3829f75a5cSFabio Estevam DECLARE_GLOBAL_DATA_PTR; 3929f75a5cSFabio Estevam 4029f75a5cSFabio Estevam /* 4129f75a5cSFabio Estevam * Functions 4229f75a5cSFabio Estevam */ 4329f75a5cSFabio Estevam int board_early_init_f(void) 4429f75a5cSFabio Estevam { 4529f75a5cSFabio Estevam /* IO0 clock at 480MHz */ 46bf48fcb6SOtavio Salvador mxs_set_ioclk(MXC_IOCLK0, 480000); 4729f75a5cSFabio Estevam /* IO1 clock at 480MHz */ 48bf48fcb6SOtavio Salvador mxs_set_ioclk(MXC_IOCLK1, 480000); 4929f75a5cSFabio Estevam 5029f75a5cSFabio Estevam /* SSP0 clock at 96MHz */ 51bf48fcb6SOtavio Salvador mxs_set_sspclk(MXC_SSPCLK0, 96000, 0); 524f434e3dSOtavio Salvador /* SSP2 clock at 160MHz */ 53bf48fcb6SOtavio Salvador mxs_set_sspclk(MXC_SSPCLK2, 160000, 0); 5429f75a5cSFabio Estevam 55598aa2bbSMatthias Fuchs #ifdef CONFIG_CMD_USB 56598aa2bbSMatthias Fuchs mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT); 57598aa2bbSMatthias Fuchs mxs_iomux_setup_pad(MX28_PAD_AUART2_RX__GPIO_3_8 | 58598aa2bbSMatthias Fuchs MXS_PAD_4MA | MXS_PAD_3V3 | MXS_PAD_NOPULL); 59598aa2bbSMatthias Fuchs gpio_direction_output(MX28_PAD_AUART2_RX__GPIO_3_8, 1); 60598aa2bbSMatthias Fuchs #endif 61598aa2bbSMatthias Fuchs 62*68661db2SFabio Estevam /* Power on LCD */ 63*68661db2SFabio Estevam gpio_direction_output(MX28_PAD_LCD_RESET__GPIO_3_30, 1); 64*68661db2SFabio Estevam 65*68661db2SFabio Estevam /* Set contrast to maximum */ 66*68661db2SFabio Estevam gpio_direction_output(MX28_PAD_PWM2__GPIO_3_18, 1); 67*68661db2SFabio Estevam 6829f75a5cSFabio Estevam return 0; 6929f75a5cSFabio Estevam } 7029f75a5cSFabio Estevam 7129f75a5cSFabio Estevam int dram_init(void) 7229f75a5cSFabio Estevam { 7372f8ebf1SOtavio Salvador return mxs_dram_init(); 7429f75a5cSFabio Estevam } 7529f75a5cSFabio Estevam 7629f75a5cSFabio Estevam int board_init(void) 7729f75a5cSFabio Estevam { 7829f75a5cSFabio Estevam /* Adress of boot parameters */ 7929f75a5cSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; 8029f75a5cSFabio Estevam 8129f75a5cSFabio Estevam return 0; 8229f75a5cSFabio Estevam } 8329f75a5cSFabio Estevam 8429f75a5cSFabio Estevam #ifdef CONFIG_CMD_MMC 8529f75a5cSFabio Estevam static int mx28evk_mmc_wp(int id) 8629f75a5cSFabio Estevam { 8729f75a5cSFabio Estevam if (id != 0) { 8829f75a5cSFabio Estevam printf("MXS MMC: Invalid card selected (card id = %d)\n", id); 8929f75a5cSFabio Estevam return 1; 9029f75a5cSFabio Estevam } 9129f75a5cSFabio Estevam 9229f75a5cSFabio Estevam return gpio_get_value(MX28_PAD_SSP1_SCK__GPIO_2_12); 9329f75a5cSFabio Estevam } 9429f75a5cSFabio Estevam 9529f75a5cSFabio Estevam int board_mmc_init(bd_t *bis) 9629f75a5cSFabio Estevam { 9729f75a5cSFabio Estevam /* Configure WP as input */ 9829f75a5cSFabio Estevam gpio_direction_input(MX28_PAD_SSP1_SCK__GPIO_2_12); 9929f75a5cSFabio Estevam 10029f75a5cSFabio Estevam /* Configure MMC0 Power Enable */ 10129f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0); 10229f75a5cSFabio Estevam 10390bc2bf2SMarek Vasut return mxsmmc_initialize(bis, 0, mx28evk_mmc_wp, NULL); 10429f75a5cSFabio Estevam } 10529f75a5cSFabio Estevam #endif 10629f75a5cSFabio Estevam 10729f75a5cSFabio Estevam #ifdef CONFIG_CMD_NET 10829f75a5cSFabio Estevam 10929f75a5cSFabio Estevam int board_eth_init(bd_t *bis) 11029f75a5cSFabio Estevam { 1119c471142SOtavio Salvador struct mxs_clkctrl_regs *clkctrl_regs = 1129c471142SOtavio Salvador (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE; 11329f75a5cSFabio Estevam struct eth_device *dev; 11429f75a5cSFabio Estevam int ret; 11529f75a5cSFabio Estevam 11629f75a5cSFabio Estevam ret = cpu_eth_init(bis); 11729f75a5cSFabio Estevam 11829f75a5cSFabio Estevam /* MX28EVK uses ENET_CLK PAD to drive FEC clock */ 11929f75a5cSFabio Estevam writel(CLKCTRL_ENET_TIME_SEL_RMII_CLK | CLKCTRL_ENET_CLK_OUT_EN, 12029f75a5cSFabio Estevam &clkctrl_regs->hw_clkctrl_enet); 12129f75a5cSFabio Estevam 12229f75a5cSFabio Estevam /* Power-on FECs */ 12329f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_SSP1_DATA3__GPIO_2_15, 0); 12429f75a5cSFabio Estevam 12529f75a5cSFabio Estevam /* Reset FEC PHYs */ 12629f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 0); 12729f75a5cSFabio Estevam udelay(200); 12829f75a5cSFabio Estevam gpio_set_value(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 1); 12929f75a5cSFabio Estevam 13029f75a5cSFabio Estevam ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE); 13129f75a5cSFabio Estevam if (ret) { 13229f75a5cSFabio Estevam puts("FEC MXS: Unable to init FEC0\n"); 13329f75a5cSFabio Estevam return ret; 13429f75a5cSFabio Estevam } 13529f75a5cSFabio Estevam 13629f75a5cSFabio Estevam ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE); 13729f75a5cSFabio Estevam if (ret) { 13829f75a5cSFabio Estevam puts("FEC MXS: Unable to init FEC1\n"); 13929f75a5cSFabio Estevam return ret; 14029f75a5cSFabio Estevam } 14129f75a5cSFabio Estevam 14229f75a5cSFabio Estevam dev = eth_get_dev_by_name("FEC0"); 14329f75a5cSFabio Estevam if (!dev) { 14429f75a5cSFabio Estevam puts("FEC MXS: Unable to get FEC0 device entry\n"); 14529f75a5cSFabio Estevam return -EINVAL; 14629f75a5cSFabio Estevam } 14729f75a5cSFabio Estevam 14829f75a5cSFabio Estevam dev = eth_get_dev_by_name("FEC1"); 14929f75a5cSFabio Estevam if (!dev) { 15029f75a5cSFabio Estevam puts("FEC MXS: Unable to get FEC1 device entry\n"); 15129f75a5cSFabio Estevam return -EINVAL; 15229f75a5cSFabio Estevam } 15329f75a5cSFabio Estevam 15429f75a5cSFabio Estevam return ret; 15529f75a5cSFabio Estevam } 15629f75a5cSFabio Estevam 15729f75a5cSFabio Estevam #endif 158