xref: /rk3399_rockchip-uboot/board/freescale/mx28evk/mx28evk.c (revision 598aa2bbfb5aeab43fbfb5ca63218daa9c425871)
129f75a5cSFabio Estevam /*
229f75a5cSFabio Estevam  * Freescale MX28EVK board
329f75a5cSFabio Estevam  *
429f75a5cSFabio Estevam  * (C) Copyright 2011 Freescale Semiconductor, Inc.
529f75a5cSFabio Estevam  *
629f75a5cSFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
729f75a5cSFabio Estevam  *
829f75a5cSFabio Estevam  * Based on m28evk.c:
929f75a5cSFabio Estevam  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
1029f75a5cSFabio Estevam  * on behalf of DENX Software Engineering GmbH
1129f75a5cSFabio Estevam  *
1229f75a5cSFabio Estevam  * See file CREDITS for list of people who contributed to this
1329f75a5cSFabio Estevam  * project.
1429f75a5cSFabio Estevam  *
1529f75a5cSFabio Estevam  * This program is free software; you can redistribute it and/or
1629f75a5cSFabio Estevam  * modify it under the terms of the GNU General Public License as
1729f75a5cSFabio Estevam  * published by the Free Software Foundation; either version 2 of
1829f75a5cSFabio Estevam  * the License, or (at your option) any later version.
1929f75a5cSFabio Estevam  *
2029f75a5cSFabio Estevam  * This program is distributed in the hope that it will be useful,
2129f75a5cSFabio Estevam  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2229f75a5cSFabio Estevam  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2329f75a5cSFabio Estevam  * GNU General Public License for more details.
2429f75a5cSFabio Estevam  */
2529f75a5cSFabio Estevam 
2629f75a5cSFabio Estevam #include <common.h>
2729f75a5cSFabio Estevam #include <asm/gpio.h>
2829f75a5cSFabio Estevam #include <asm/io.h>
2929f75a5cSFabio Estevam #include <asm/arch/imx-regs.h>
3029f75a5cSFabio Estevam #include <asm/arch/iomux-mx28.h>
3129f75a5cSFabio Estevam #include <asm/arch/clock.h>
3229f75a5cSFabio Estevam #include <asm/arch/sys_proto.h>
3329f75a5cSFabio Estevam #include <linux/mii.h>
3429f75a5cSFabio Estevam #include <miiphy.h>
3529f75a5cSFabio Estevam #include <netdev.h>
3629f75a5cSFabio Estevam #include <errno.h>
3729f75a5cSFabio Estevam 
3829f75a5cSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
3929f75a5cSFabio Estevam 
4029f75a5cSFabio Estevam /*
4129f75a5cSFabio Estevam  * Functions
4229f75a5cSFabio Estevam  */
4329f75a5cSFabio Estevam int board_early_init_f(void)
4429f75a5cSFabio Estevam {
4529f75a5cSFabio Estevam 	/* IO0 clock at 480MHz */
4629f75a5cSFabio Estevam 	mx28_set_ioclk(MXC_IOCLK0, 480000);
4729f75a5cSFabio Estevam 	/* IO1 clock at 480MHz */
4829f75a5cSFabio Estevam 	mx28_set_ioclk(MXC_IOCLK1, 480000);
4929f75a5cSFabio Estevam 
5029f75a5cSFabio Estevam 	/* SSP0 clock at 96MHz */
5129f75a5cSFabio Estevam 	mx28_set_sspclk(MXC_SSPCLK0, 96000, 0);
5229f75a5cSFabio Estevam 	/* SSP2 clock at 96MHz */
5329f75a5cSFabio Estevam 	mx28_set_sspclk(MXC_SSPCLK2, 96000, 0);
5429f75a5cSFabio Estevam 
55*598aa2bbSMatthias Fuchs #ifdef	CONFIG_CMD_USB
56*598aa2bbSMatthias Fuchs 	mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT);
57*598aa2bbSMatthias Fuchs 	mxs_iomux_setup_pad(MX28_PAD_AUART2_RX__GPIO_3_8 |
58*598aa2bbSMatthias Fuchs 			MXS_PAD_4MA | MXS_PAD_3V3 | MXS_PAD_NOPULL);
59*598aa2bbSMatthias Fuchs 	gpio_direction_output(MX28_PAD_AUART2_RX__GPIO_3_8, 1);
60*598aa2bbSMatthias Fuchs #endif
61*598aa2bbSMatthias Fuchs 
6229f75a5cSFabio Estevam 	return 0;
6329f75a5cSFabio Estevam }
6429f75a5cSFabio Estevam 
6529f75a5cSFabio Estevam int dram_init(void)
6629f75a5cSFabio Estevam {
6729f75a5cSFabio Estevam 	return mx28_dram_init();
6829f75a5cSFabio Estevam }
6929f75a5cSFabio Estevam 
7029f75a5cSFabio Estevam int board_init(void)
7129f75a5cSFabio Estevam {
7229f75a5cSFabio Estevam 	/* Adress of boot parameters */
7329f75a5cSFabio Estevam 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
7429f75a5cSFabio Estevam 
7529f75a5cSFabio Estevam 	return 0;
7629f75a5cSFabio Estevam }
7729f75a5cSFabio Estevam 
7829f75a5cSFabio Estevam #ifdef	CONFIG_CMD_MMC
7929f75a5cSFabio Estevam static int mx28evk_mmc_wp(int id)
8029f75a5cSFabio Estevam {
8129f75a5cSFabio Estevam 	if (id != 0) {
8229f75a5cSFabio Estevam 		printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
8329f75a5cSFabio Estevam 		return 1;
8429f75a5cSFabio Estevam 	}
8529f75a5cSFabio Estevam 
8629f75a5cSFabio Estevam 	return gpio_get_value(MX28_PAD_SSP1_SCK__GPIO_2_12);
8729f75a5cSFabio Estevam }
8829f75a5cSFabio Estevam 
8929f75a5cSFabio Estevam int board_mmc_init(bd_t *bis)
9029f75a5cSFabio Estevam {
9129f75a5cSFabio Estevam 	/* Configure WP as input */
9229f75a5cSFabio Estevam 	gpio_direction_input(MX28_PAD_SSP1_SCK__GPIO_2_12);
9329f75a5cSFabio Estevam 
9429f75a5cSFabio Estevam 	/* Configure MMC0 Power Enable */
9529f75a5cSFabio Estevam 	gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0);
9629f75a5cSFabio Estevam 
9729f75a5cSFabio Estevam 	return mxsmmc_initialize(bis, 0, mx28evk_mmc_wp);
9829f75a5cSFabio Estevam }
9929f75a5cSFabio Estevam #endif
10029f75a5cSFabio Estevam 
10129f75a5cSFabio Estevam #ifdef	CONFIG_CMD_NET
10229f75a5cSFabio Estevam 
10329f75a5cSFabio Estevam #define	MII_OPMODE_STRAP_OVERRIDE	0x16
10429f75a5cSFabio Estevam #define	MII_PHY_CTRL1			0x1e
10529f75a5cSFabio Estevam #define	MII_PHY_CTRL2			0x1f
10629f75a5cSFabio Estevam 
10729f75a5cSFabio Estevam int fecmxc_mii_postcall(int phy)
10829f75a5cSFabio Estevam {
10929f75a5cSFabio Estevam 	miiphy_write("FEC1", phy, MII_BMCR, 0x9000);
11029f75a5cSFabio Estevam 	miiphy_write("FEC1", phy, MII_OPMODE_STRAP_OVERRIDE, 0x0202);
11129f75a5cSFabio Estevam 	if (phy == 3)
11229f75a5cSFabio Estevam 		miiphy_write("FEC1", 3, MII_PHY_CTRL2, 0x8180);
11329f75a5cSFabio Estevam 	return 0;
11429f75a5cSFabio Estevam }
11529f75a5cSFabio Estevam 
11629f75a5cSFabio Estevam int board_eth_init(bd_t *bis)
11729f75a5cSFabio Estevam {
11829f75a5cSFabio Estevam 	struct mx28_clkctrl_regs *clkctrl_regs =
11929f75a5cSFabio Estevam 		(struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
12029f75a5cSFabio Estevam 	struct eth_device *dev;
12129f75a5cSFabio Estevam 	int ret;
12229f75a5cSFabio Estevam 
12329f75a5cSFabio Estevam 	ret = cpu_eth_init(bis);
12429f75a5cSFabio Estevam 
12529f75a5cSFabio Estevam 	/* MX28EVK uses ENET_CLK PAD to drive FEC clock */
12629f75a5cSFabio Estevam 	writel(CLKCTRL_ENET_TIME_SEL_RMII_CLK | CLKCTRL_ENET_CLK_OUT_EN,
12729f75a5cSFabio Estevam 					&clkctrl_regs->hw_clkctrl_enet);
12829f75a5cSFabio Estevam 
12929f75a5cSFabio Estevam 	/* Power-on FECs */
13029f75a5cSFabio Estevam 	gpio_direction_output(MX28_PAD_SSP1_DATA3__GPIO_2_15, 0);
13129f75a5cSFabio Estevam 
13229f75a5cSFabio Estevam 	/* Reset FEC PHYs */
13329f75a5cSFabio Estevam 	gpio_direction_output(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 0);
13429f75a5cSFabio Estevam 	udelay(200);
13529f75a5cSFabio Estevam 	gpio_set_value(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 1);
13629f75a5cSFabio Estevam 
13729f75a5cSFabio Estevam 	ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
13829f75a5cSFabio Estevam 	if (ret) {
13929f75a5cSFabio Estevam 		puts("FEC MXS: Unable to init FEC0\n");
14029f75a5cSFabio Estevam 		return ret;
14129f75a5cSFabio Estevam 	}
14229f75a5cSFabio Estevam 
14329f75a5cSFabio Estevam 	ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
14429f75a5cSFabio Estevam 	if (ret) {
14529f75a5cSFabio Estevam 		puts("FEC MXS: Unable to init FEC1\n");
14629f75a5cSFabio Estevam 		return ret;
14729f75a5cSFabio Estevam 	}
14829f75a5cSFabio Estevam 
14929f75a5cSFabio Estevam 	dev = eth_get_dev_by_name("FEC0");
15029f75a5cSFabio Estevam 	if (!dev) {
15129f75a5cSFabio Estevam 		puts("FEC MXS: Unable to get FEC0 device entry\n");
15229f75a5cSFabio Estevam 		return -EINVAL;
15329f75a5cSFabio Estevam 	}
15429f75a5cSFabio Estevam 
15529f75a5cSFabio Estevam 	ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
15629f75a5cSFabio Estevam 	if (ret) {
15729f75a5cSFabio Estevam 		puts("FEC MXS: Unable to register FEC0 mii postcall\n");
15829f75a5cSFabio Estevam 		return ret;
15929f75a5cSFabio Estevam 	}
16029f75a5cSFabio Estevam 
16129f75a5cSFabio Estevam 	dev = eth_get_dev_by_name("FEC1");
16229f75a5cSFabio Estevam 	if (!dev) {
16329f75a5cSFabio Estevam 		puts("FEC MXS: Unable to get FEC1 device entry\n");
16429f75a5cSFabio Estevam 		return -EINVAL;
16529f75a5cSFabio Estevam 	}
16629f75a5cSFabio Estevam 
16729f75a5cSFabio Estevam 	ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
16829f75a5cSFabio Estevam 	if (ret) {
16929f75a5cSFabio Estevam 		puts("FEC MXS: Unable to register FEC1 mii postcall\n");
17029f75a5cSFabio Estevam 		return ret;
17129f75a5cSFabio Estevam 	}
17229f75a5cSFabio Estevam 
17329f75a5cSFabio Estevam 	return ret;
17429f75a5cSFabio Estevam }
17529f75a5cSFabio Estevam 
17629f75a5cSFabio Estevam #endif
177