129f75a5cSFabio Estevam /*
229f75a5cSFabio Estevam * Freescale MX28EVK board
329f75a5cSFabio Estevam *
429f75a5cSFabio Estevam * (C) Copyright 2011 Freescale Semiconductor, Inc.
529f75a5cSFabio Estevam *
629f75a5cSFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com>
729f75a5cSFabio Estevam *
829f75a5cSFabio Estevam * Based on m28evk.c:
929f75a5cSFabio Estevam * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
1029f75a5cSFabio Estevam * on behalf of DENX Software Engineering GmbH
1129f75a5cSFabio Estevam *
121a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
1329f75a5cSFabio Estevam */
1429f75a5cSFabio Estevam
1529f75a5cSFabio Estevam #include <common.h>
1629f75a5cSFabio Estevam #include <asm/gpio.h>
1729f75a5cSFabio Estevam #include <asm/io.h>
1829f75a5cSFabio Estevam #include <asm/arch/imx-regs.h>
1929f75a5cSFabio Estevam #include <asm/arch/iomux-mx28.h>
2029f75a5cSFabio Estevam #include <asm/arch/clock.h>
2129f75a5cSFabio Estevam #include <asm/arch/sys_proto.h>
2229f75a5cSFabio Estevam #include <linux/mii.h>
2329f75a5cSFabio Estevam #include <miiphy.h>
2429f75a5cSFabio Estevam #include <netdev.h>
2529f75a5cSFabio Estevam #include <errno.h>
2629f75a5cSFabio Estevam
2729f75a5cSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
2829f75a5cSFabio Estevam
2929f75a5cSFabio Estevam /*
3029f75a5cSFabio Estevam * Functions
3129f75a5cSFabio Estevam */
board_early_init_f(void)3229f75a5cSFabio Estevam int board_early_init_f(void)
3329f75a5cSFabio Estevam {
3429f75a5cSFabio Estevam /* IO0 clock at 480MHz */
35bf48fcb6SOtavio Salvador mxs_set_ioclk(MXC_IOCLK0, 480000);
3629f75a5cSFabio Estevam /* IO1 clock at 480MHz */
37bf48fcb6SOtavio Salvador mxs_set_ioclk(MXC_IOCLK1, 480000);
3829f75a5cSFabio Estevam
3929f75a5cSFabio Estevam /* SSP0 clock at 96MHz */
40bf48fcb6SOtavio Salvador mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
414f434e3dSOtavio Salvador /* SSP2 clock at 160MHz */
42bf48fcb6SOtavio Salvador mxs_set_sspclk(MXC_SSPCLK2, 160000, 0);
4329f75a5cSFabio Estevam
44598aa2bbSMatthias Fuchs #ifdef CONFIG_CMD_USB
45598aa2bbSMatthias Fuchs mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT);
46598aa2bbSMatthias Fuchs mxs_iomux_setup_pad(MX28_PAD_AUART2_RX__GPIO_3_8 |
47598aa2bbSMatthias Fuchs MXS_PAD_4MA | MXS_PAD_3V3 | MXS_PAD_NOPULL);
48598aa2bbSMatthias Fuchs gpio_direction_output(MX28_PAD_AUART2_RX__GPIO_3_8, 1);
49598aa2bbSMatthias Fuchs #endif
50598aa2bbSMatthias Fuchs
5168661db2SFabio Estevam /* Power on LCD */
5268661db2SFabio Estevam gpio_direction_output(MX28_PAD_LCD_RESET__GPIO_3_30, 1);
5368661db2SFabio Estevam
5468661db2SFabio Estevam /* Set contrast to maximum */
5568661db2SFabio Estevam gpio_direction_output(MX28_PAD_PWM2__GPIO_3_18, 1);
5668661db2SFabio Estevam
5729f75a5cSFabio Estevam return 0;
5829f75a5cSFabio Estevam }
5929f75a5cSFabio Estevam
dram_init(void)6029f75a5cSFabio Estevam int dram_init(void)
6129f75a5cSFabio Estevam {
6272f8ebf1SOtavio Salvador return mxs_dram_init();
6329f75a5cSFabio Estevam }
6429f75a5cSFabio Estevam
board_init(void)6529f75a5cSFabio Estevam int board_init(void)
6629f75a5cSFabio Estevam {
6729f75a5cSFabio Estevam /* Adress of boot parameters */
6829f75a5cSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
6929f75a5cSFabio Estevam
7029f75a5cSFabio Estevam return 0;
7129f75a5cSFabio Estevam }
7229f75a5cSFabio Estevam
7329f75a5cSFabio Estevam #ifdef CONFIG_CMD_MMC
mx28evk_mmc_wp(int id)7429f75a5cSFabio Estevam static int mx28evk_mmc_wp(int id)
7529f75a5cSFabio Estevam {
7629f75a5cSFabio Estevam if (id != 0) {
7729f75a5cSFabio Estevam printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
7829f75a5cSFabio Estevam return 1;
7929f75a5cSFabio Estevam }
8029f75a5cSFabio Estevam
8129f75a5cSFabio Estevam return gpio_get_value(MX28_PAD_SSP1_SCK__GPIO_2_12);
8229f75a5cSFabio Estevam }
8329f75a5cSFabio Estevam
board_mmc_init(bd_t * bis)8429f75a5cSFabio Estevam int board_mmc_init(bd_t *bis)
8529f75a5cSFabio Estevam {
8629f75a5cSFabio Estevam /* Configure WP as input */
8729f75a5cSFabio Estevam gpio_direction_input(MX28_PAD_SSP1_SCK__GPIO_2_12);
8829f75a5cSFabio Estevam
8929f75a5cSFabio Estevam /* Configure MMC0 Power Enable */
9029f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0);
9129f75a5cSFabio Estevam
9290bc2bf2SMarek Vasut return mxsmmc_initialize(bis, 0, mx28evk_mmc_wp, NULL);
9329f75a5cSFabio Estevam }
9429f75a5cSFabio Estevam #endif
9529f75a5cSFabio Estevam
9629f75a5cSFabio Estevam #ifdef CONFIG_CMD_NET
9729f75a5cSFabio Estevam
board_eth_init(bd_t * bis)9829f75a5cSFabio Estevam int board_eth_init(bd_t *bis)
9929f75a5cSFabio Estevam {
1009c471142SOtavio Salvador struct mxs_clkctrl_regs *clkctrl_regs =
1019c471142SOtavio Salvador (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
10229f75a5cSFabio Estevam struct eth_device *dev;
10329f75a5cSFabio Estevam int ret;
10429f75a5cSFabio Estevam
10529f75a5cSFabio Estevam ret = cpu_eth_init(bis);
106*2cba60acSFabio Estevam if (ret)
107*2cba60acSFabio Estevam return ret;
10829f75a5cSFabio Estevam
10929f75a5cSFabio Estevam /* MX28EVK uses ENET_CLK PAD to drive FEC clock */
11029f75a5cSFabio Estevam writel(CLKCTRL_ENET_TIME_SEL_RMII_CLK | CLKCTRL_ENET_CLK_OUT_EN,
11129f75a5cSFabio Estevam &clkctrl_regs->hw_clkctrl_enet);
11229f75a5cSFabio Estevam
11329f75a5cSFabio Estevam /* Power-on FECs */
11429f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_SSP1_DATA3__GPIO_2_15, 0);
11529f75a5cSFabio Estevam
11629f75a5cSFabio Estevam /* Reset FEC PHYs */
11729f75a5cSFabio Estevam gpio_direction_output(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 0);
11829f75a5cSFabio Estevam udelay(200);
11929f75a5cSFabio Estevam gpio_set_value(MX28_PAD_ENET0_RX_CLK__GPIO_4_13, 1);
12029f75a5cSFabio Estevam
12129f75a5cSFabio Estevam ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
12229f75a5cSFabio Estevam if (ret) {
12329f75a5cSFabio Estevam puts("FEC MXS: Unable to init FEC0\n");
12429f75a5cSFabio Estevam return ret;
12529f75a5cSFabio Estevam }
12629f75a5cSFabio Estevam
12729f75a5cSFabio Estevam ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
12829f75a5cSFabio Estevam if (ret) {
12929f75a5cSFabio Estevam puts("FEC MXS: Unable to init FEC1\n");
13029f75a5cSFabio Estevam return ret;
13129f75a5cSFabio Estevam }
13229f75a5cSFabio Estevam
13329f75a5cSFabio Estevam dev = eth_get_dev_by_name("FEC0");
13429f75a5cSFabio Estevam if (!dev) {
13529f75a5cSFabio Estevam puts("FEC MXS: Unable to get FEC0 device entry\n");
13629f75a5cSFabio Estevam return -EINVAL;
13729f75a5cSFabio Estevam }
13829f75a5cSFabio Estevam
13929f75a5cSFabio Estevam dev = eth_get_dev_by_name("FEC1");
14029f75a5cSFabio Estevam if (!dev) {
14129f75a5cSFabio Estevam puts("FEC MXS: Unable to get FEC1 device entry\n");
14229f75a5cSFabio Estevam return -EINVAL;
14329f75a5cSFabio Estevam }
14429f75a5cSFabio Estevam
14529f75a5cSFabio Estevam return ret;
14629f75a5cSFabio Estevam }
14729f75a5cSFabio Estevam
14829f75a5cSFabio Estevam #endif
149