xref: /rk3399_rockchip-uboot/board/freescale/mpc8572ds/mpc8572ds.c (revision 2dba0dea98c0dee1799ffd6fd6eb541645dbbd98)
1129ba616SKumar Gala /*
2129ba616SKumar Gala  * Copyright 2007-2008 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
4129ba616SKumar Gala  * See file CREDITS for list of people who contributed to this
5129ba616SKumar Gala  * project.
6129ba616SKumar Gala  *
7129ba616SKumar Gala  * This program is free software; you can redistribute it and/or
8129ba616SKumar Gala  * modify it under the terms of the GNU General Public License as
9129ba616SKumar Gala  * published by the Free Software Foundation; either version 2 of
10129ba616SKumar Gala  * the License, or (at your option) any later version.
11129ba616SKumar Gala  *
12129ba616SKumar Gala  * This program is distributed in the hope that it will be useful,
13129ba616SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14129ba616SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
15129ba616SKumar Gala  * GNU General Public License for more details.
16129ba616SKumar Gala  *
17129ba616SKumar Gala  * You should have received a copy of the GNU General Public License
18129ba616SKumar Gala  * along with this program; if not, write to the Free Software
19129ba616SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20129ba616SKumar Gala  * MA 02111-1307 USA
21129ba616SKumar Gala  */
22129ba616SKumar Gala 
23129ba616SKumar Gala #include <common.h>
24129ba616SKumar Gala #include <command.h>
25129ba616SKumar Gala #include <pci.h>
26129ba616SKumar Gala #include <asm/processor.h>
27129ba616SKumar Gala #include <asm/mmu.h>
287c0d4a75SKumar Gala #include <asm/cache.h>
29129ba616SKumar Gala #include <asm/immap_85xx.h>
30129ba616SKumar Gala #include <asm/immap_fsl_pci.h>
31129ba616SKumar Gala #include <asm/fsl_ddr_sdram.h>
32129ba616SKumar Gala #include <asm/io.h>
33129ba616SKumar Gala #include <miiphy.h>
34129ba616SKumar Gala #include <libfdt.h>
35129ba616SKumar Gala #include <fdt_support.h>
367e183cadSLiu Yu #include <tsec.h>
37129ba616SKumar Gala 
38129ba616SKumar Gala #include "../common/pixis.h"
397e183cadSLiu Yu #include "../common/sgmii_riser.h"
40129ba616SKumar Gala 
41129ba616SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
42129ba616SKumar Gala extern void ddr_enable_ecc(unsigned int dram_size);
43129ba616SKumar Gala #endif
44129ba616SKumar Gala 
45129ba616SKumar Gala long int fixed_sdram(void);
46129ba616SKumar Gala 
47129ba616SKumar Gala int checkboard (void)
48129ba616SKumar Gala {
49129ba616SKumar Gala 	printf ("Board: MPC8572DS, System ID: 0x%02x, "
50129ba616SKumar Gala 		"System Version: 0x%02x, FPGA Version: 0x%02x\n",
51129ba616SKumar Gala 		in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
52129ba616SKumar Gala 		in8(PIXIS_BASE + PIXIS_PVER));
53129ba616SKumar Gala 	return 0;
54129ba616SKumar Gala }
55129ba616SKumar Gala 
56129ba616SKumar Gala phys_size_t initdram(int board_type)
57129ba616SKumar Gala {
58129ba616SKumar Gala 	phys_size_t dram_size = 0;
59129ba616SKumar Gala 
60129ba616SKumar Gala 	puts("Initializing....");
61129ba616SKumar Gala 
62129ba616SKumar Gala #ifdef CONFIG_SPD_EEPROM
63129ba616SKumar Gala 	dram_size = fsl_ddr_sdram();
64129ba616SKumar Gala 
65129ba616SKumar Gala 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
66129ba616SKumar Gala 
67129ba616SKumar Gala 	dram_size *= 0x100000;
68129ba616SKumar Gala #else
69129ba616SKumar Gala 	dram_size = fixed_sdram();
70129ba616SKumar Gala #endif
71129ba616SKumar Gala 
72129ba616SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
73129ba616SKumar Gala 	/*
74129ba616SKumar Gala 	 * Initialize and enable DDR ECC.
75129ba616SKumar Gala 	 */
76129ba616SKumar Gala 	ddr_enable_ecc(dram_size);
77129ba616SKumar Gala #endif
78129ba616SKumar Gala 	puts("    DDR: ");
79129ba616SKumar Gala 	return dram_size;
80129ba616SKumar Gala }
81129ba616SKumar Gala 
82129ba616SKumar Gala #if !defined(CONFIG_SPD_EEPROM)
83129ba616SKumar Gala /*
84129ba616SKumar Gala  * Fixed sdram init -- doesn't use serial presence detect.
85129ba616SKumar Gala  */
86129ba616SKumar Gala 
87129ba616SKumar Gala phys_size_t fixed_sdram (void)
88129ba616SKumar Gala {
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
90129ba616SKumar Gala 	volatile ccsr_ddr_t *ddr= &immap->im_ddr;
91129ba616SKumar Gala 	uint d_init;
92129ba616SKumar Gala 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
95129ba616SKumar Gala 
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
106129ba616SKumar Gala 
107129ba616SKumar Gala #if defined (CONFIG_DDR_ECC)
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->err_sbe = CONFIG_SYS_DDR_SBE;
111129ba616SKumar Gala #endif
112129ba616SKumar Gala 	asm("sync;isync");
113129ba616SKumar Gala 
114129ba616SKumar Gala 	udelay(500);
115129ba616SKumar Gala 
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
117129ba616SKumar Gala 
118129ba616SKumar Gala #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
119129ba616SKumar Gala 	d_init = 1;
120129ba616SKumar Gala 	debug("DDR - 1st controller: memory initializing\n");
121129ba616SKumar Gala 	/*
122129ba616SKumar Gala 	 * Poll until memory is initialized.
123129ba616SKumar Gala 	 * 512 Meg at 400 might hit this 200 times or so.
124129ba616SKumar Gala 	 */
125129ba616SKumar Gala 	while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
126129ba616SKumar Gala 		udelay(1000);
127129ba616SKumar Gala 	}
128129ba616SKumar Gala 	debug("DDR: memory initialized\n\n");
129129ba616SKumar Gala 	asm("sync; isync");
130129ba616SKumar Gala 	udelay(500);
131129ba616SKumar Gala #endif
132129ba616SKumar Gala 
133129ba616SKumar Gala 	return 512 * 1024 * 1024;
134129ba616SKumar Gala }
135129ba616SKumar Gala 
136129ba616SKumar Gala #endif
137129ba616SKumar Gala 
138129ba616SKumar Gala #ifdef CONFIG_PCIE1
139129ba616SKumar Gala static struct pci_controller pcie1_hose;
140129ba616SKumar Gala #endif
141129ba616SKumar Gala 
142129ba616SKumar Gala #ifdef CONFIG_PCIE2
143129ba616SKumar Gala static struct pci_controller pcie2_hose;
144129ba616SKumar Gala #endif
145129ba616SKumar Gala 
146129ba616SKumar Gala #ifdef CONFIG_PCIE3
147129ba616SKumar Gala static struct pci_controller pcie3_hose;
148129ba616SKumar Gala #endif
149129ba616SKumar Gala 
150*2dba0deaSKumar Gala extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
151*2dba0deaSKumar Gala extern void fsl_pci_init(struct pci_controller *hose);
152*2dba0deaSKumar Gala 
153129ba616SKumar Gala int first_free_busno=0;
154129ba616SKumar Gala #ifdef CONFIG_PCI
155129ba616SKumar Gala void pci_init_board(void)
156129ba616SKumar Gala {
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
158129ba616SKumar Gala 	uint devdisr = gur->devdisr;
159129ba616SKumar Gala 	uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
160129ba616SKumar Gala 	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
161129ba616SKumar Gala 
162129ba616SKumar Gala 	debug ("   pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
163129ba616SKumar Gala 			devdisr, io_sel, host_agent);
164129ba616SKumar Gala 
165129ba616SKumar Gala 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
166129ba616SKumar Gala 		printf ("    eTSEC1 is in sgmii mode.\n");
167129ba616SKumar Gala 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
168129ba616SKumar Gala 		printf ("    eTSEC2 is in sgmii mode.\n");
169129ba616SKumar Gala 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
170129ba616SKumar Gala 		printf ("    eTSEC3 is in sgmii mode.\n");
171129ba616SKumar Gala 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
172129ba616SKumar Gala 		printf ("    eTSEC4 is in sgmii mode.\n");
173129ba616SKumar Gala 
174129ba616SKumar Gala 
175129ba616SKumar Gala #ifdef CONFIG_PCIE3
176129ba616SKumar Gala 	{
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
178129ba616SKumar Gala 		struct pci_controller *hose = &pcie3_hose;
179129ba616SKumar Gala 		int pcie_ep = (host_agent == 0) || (host_agent == 3) ||
180129ba616SKumar Gala 			(host_agent == 5) || (host_agent == 6);
181129ba616SKumar Gala 		int pcie_configured  = io_sel >= 1;
182*2dba0deaSKumar Gala 		struct pci_region *r = hose->regions;
183129ba616SKumar Gala 		u32 temp32;
184129ba616SKumar Gala 
185129ba616SKumar Gala 		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
186129ba616SKumar Gala 			printf ("\n    PCIE3 connected to ULI as %s (base address %x)",
187129ba616SKumar Gala 					pcie_ep ? "End Point" : "Root Complex",
188129ba616SKumar Gala 					(uint)pci);
189129ba616SKumar Gala 			if (pci->pme_msg_det) {
190129ba616SKumar Gala 				pci->pme_msg_det = 0xffffffff;
191129ba616SKumar Gala 				debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
192129ba616SKumar Gala 			}
193129ba616SKumar Gala 			printf ("\n");
194129ba616SKumar Gala 
195129ba616SKumar Gala 			/* inbound */
196*2dba0deaSKumar Gala 			r += fsl_pci_setup_inbound_windows(r);
197129ba616SKumar Gala 
198129ba616SKumar Gala 			/* outbound memory */
199*2dba0deaSKumar Gala 			pci_set_region(r++,
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_MEM_BASE,
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_MEM_PHYS,
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_MEM_SIZE,
203129ba616SKumar Gala 					PCI_REGION_MEM);
204129ba616SKumar Gala 
205129ba616SKumar Gala 			/* outbound io */
206*2dba0deaSKumar Gala 			pci_set_region(r++,
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_IO_BASE,
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_IO_PHYS,
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE3_IO_SIZE,
210129ba616SKumar Gala 					PCI_REGION_IO);
211129ba616SKumar Gala 
212*2dba0deaSKumar Gala 			hose->region_count = r - hose->regions;
213129ba616SKumar Gala 			hose->first_busno=first_free_busno;
214129ba616SKumar Gala 			pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
215129ba616SKumar Gala 
216129ba616SKumar Gala 			fsl_pci_init(hose);
217129ba616SKumar Gala 
218129ba616SKumar Gala 			first_free_busno=hose->last_busno+1;
219129ba616SKumar Gala 			printf ("    PCIE3 on bus %02x - %02x\n",
220129ba616SKumar Gala 					hose->first_busno,hose->last_busno);
221129ba616SKumar Gala 
222129ba616SKumar Gala 			/*
223129ba616SKumar Gala 			 * Activate ULI1575 legacy chip by performing a fake
224129ba616SKumar Gala 			 * memory access.  Needed to make ULI RTC work.
225129ba616SKumar Gala 			 * Device 1d has the first on-board memory BAR.
226129ba616SKumar Gala 			 */
227129ba616SKumar Gala 
228129ba616SKumar Gala 			pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0 ),
229129ba616SKumar Gala 					PCI_BASE_ADDRESS_1, &temp32);
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			if (temp32 >= CONFIG_SYS_PCIE3_MEM_PHYS) {
231129ba616SKumar Gala 				debug(" uli1572 read to %x\n", temp32);
232129ba616SKumar Gala 				in_be32((unsigned *)temp32);
233129ba616SKumar Gala 			}
234129ba616SKumar Gala 		} else {
235129ba616SKumar Gala 			printf ("    PCIE3: disabled\n");
236129ba616SKumar Gala 		}
237129ba616SKumar Gala 
238129ba616SKumar Gala 	}
239129ba616SKumar Gala #else
240129ba616SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
241129ba616SKumar Gala #endif
242129ba616SKumar Gala 
243129ba616SKumar Gala #ifdef CONFIG_PCIE2
244129ba616SKumar Gala 	{
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
246129ba616SKumar Gala 		struct pci_controller *hose = &pcie2_hose;
247129ba616SKumar Gala 		int pcie_ep = (host_agent == 2) || (host_agent == 4) ||
24886be510fSEd Swarthout 			(host_agent == 6) || (host_agent == 0);
249129ba616SKumar Gala 		int pcie_configured  = io_sel & 4;
250*2dba0deaSKumar Gala 		struct pci_region *r = hose->regions;
251129ba616SKumar Gala 
252129ba616SKumar Gala 		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
253129ba616SKumar Gala 			printf ("\n    PCIE2 connected to Slot 1 as %s (base address %x)",
254129ba616SKumar Gala 					pcie_ep ? "End Point" : "Root Complex",
255129ba616SKumar Gala 					(uint)pci);
256129ba616SKumar Gala 			if (pci->pme_msg_det) {
257129ba616SKumar Gala 				pci->pme_msg_det = 0xffffffff;
258129ba616SKumar Gala 				debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
259129ba616SKumar Gala 			}
260129ba616SKumar Gala 			printf ("\n");
261129ba616SKumar Gala 
262129ba616SKumar Gala 			/* inbound */
263*2dba0deaSKumar Gala 			r += fsl_pci_setup_inbound_windows(r);
264129ba616SKumar Gala 
265129ba616SKumar Gala 			/* outbound memory */
266*2dba0deaSKumar Gala 			pci_set_region(r++,
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_MEM_BASE,
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_MEM_PHYS,
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_MEM_SIZE,
270129ba616SKumar Gala 					PCI_REGION_MEM);
271129ba616SKumar Gala 
272129ba616SKumar Gala 			/* outbound io */
273*2dba0deaSKumar Gala 			pci_set_region(r++,
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_IO_BASE,
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_IO_PHYS,
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE2_IO_SIZE,
277129ba616SKumar Gala 					PCI_REGION_IO);
278129ba616SKumar Gala 
279*2dba0deaSKumar Gala 			hose->region_count = r - hose->regions;
280129ba616SKumar Gala 			hose->first_busno=first_free_busno;
281129ba616SKumar Gala 			pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
282129ba616SKumar Gala 
283129ba616SKumar Gala 			fsl_pci_init(hose);
284129ba616SKumar Gala 			first_free_busno=hose->last_busno+1;
285129ba616SKumar Gala 			printf ("    PCIE2 on bus %02x - %02x\n",
286129ba616SKumar Gala 					hose->first_busno,hose->last_busno);
287129ba616SKumar Gala 
288129ba616SKumar Gala 		} else {
289129ba616SKumar Gala 			printf ("    PCIE2: disabled\n");
290129ba616SKumar Gala 		}
291129ba616SKumar Gala 
292129ba616SKumar Gala 	}
293129ba616SKumar Gala #else
294129ba616SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
295129ba616SKumar Gala #endif
296129ba616SKumar Gala #ifdef CONFIG_PCIE1
297129ba616SKumar Gala 	{
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
299129ba616SKumar Gala 		struct pci_controller *hose = &pcie1_hose;
30086be510fSEd Swarthout 		int pcie_ep = (host_agent <= 1) || (host_agent == 4) ||
301129ba616SKumar Gala 			(host_agent == 5);
302129ba616SKumar Gala 		int pcie_configured  = io_sel & 6;
303*2dba0deaSKumar Gala 		struct pci_region *r = hose->regions;
304129ba616SKumar Gala 
305129ba616SKumar Gala 		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
306129ba616SKumar Gala 			printf ("\n    PCIE1 connected to Slot 2 as %s (base address %x)",
307129ba616SKumar Gala 					pcie_ep ? "End Point" : "Root Complex",
308129ba616SKumar Gala 					(uint)pci);
309129ba616SKumar Gala 			if (pci->pme_msg_det) {
310129ba616SKumar Gala 				pci->pme_msg_det = 0xffffffff;
311129ba616SKumar Gala 				debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
312129ba616SKumar Gala 			}
313129ba616SKumar Gala 			printf ("\n");
314129ba616SKumar Gala 
315129ba616SKumar Gala 			/* inbound */
316*2dba0deaSKumar Gala 			r += fsl_pci_setup_inbound_windows(r);
317129ba616SKumar Gala 
318129ba616SKumar Gala 			/* outbound memory */
319*2dba0deaSKumar Gala 			pci_set_region(r++,
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_MEM_BASE,
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_MEM_PHYS,
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_MEM_SIZE,
323129ba616SKumar Gala 					PCI_REGION_MEM);
324129ba616SKumar Gala 
325129ba616SKumar Gala 			/* outbound io */
326*2dba0deaSKumar Gala 			pci_set_region(r++,
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_IO_BASE,
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_IO_PHYS,
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_SYS_PCIE1_IO_SIZE,
330129ba616SKumar Gala 					PCI_REGION_IO);
331129ba616SKumar Gala 
332*2dba0deaSKumar Gala 			hose->region_count = r - hose->regions;
333129ba616SKumar Gala 			hose->first_busno=first_free_busno;
334129ba616SKumar Gala 
335129ba616SKumar Gala 			pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
336129ba616SKumar Gala 
337129ba616SKumar Gala 			fsl_pci_init(hose);
338129ba616SKumar Gala 
339129ba616SKumar Gala 			first_free_busno=hose->last_busno+1;
340129ba616SKumar Gala 			printf("    PCIE1 on bus %02x - %02x\n",
341129ba616SKumar Gala 					hose->first_busno,hose->last_busno);
342129ba616SKumar Gala 
343129ba616SKumar Gala 		} else {
344129ba616SKumar Gala 			printf ("    PCIE1: disabled\n");
345129ba616SKumar Gala 		}
346129ba616SKumar Gala 
347129ba616SKumar Gala 	}
348129ba616SKumar Gala #else
349129ba616SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
350129ba616SKumar Gala #endif
351129ba616SKumar Gala }
352129ba616SKumar Gala #endif
353129ba616SKumar Gala 
354129ba616SKumar Gala int board_early_init_r(void)
355129ba616SKumar Gala {
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
357129ba616SKumar Gala 	const u8 flash_esel = 2;
358129ba616SKumar Gala 
359129ba616SKumar Gala 	/*
360129ba616SKumar Gala 	 * Remap Boot flash + PROMJET region to caching-inhibited
361129ba616SKumar Gala 	 * so that flash can be erased properly.
362129ba616SKumar Gala 	 */
363129ba616SKumar Gala 
3647c0d4a75SKumar Gala 	/* Flush d-cache and invalidate i-cache of any FLASH data */
3657c0d4a75SKumar Gala         flush_dcache();
3667c0d4a75SKumar Gala         invalidate_icache();
367129ba616SKumar Gala 
368129ba616SKumar Gala 	/* invalidate existing TLB entry for flash + promjet */
369129ba616SKumar Gala 	disable_tlb(flash_esel);
370129ba616SKumar Gala 
371129ba616SKumar Gala 	set_tlb(1, flashbase, flashbase,		/* tlb, epn, rpn */
372129ba616SKumar Gala 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,	/* perms, wimge */
373129ba616SKumar Gala 			0, flash_esel, BOOKE_PAGESZ_256M, 1);	/* ts, esel, tsize, iprot */
374129ba616SKumar Gala 
375129ba616SKumar Gala 	return 0;
376129ba616SKumar Gala }
377129ba616SKumar Gala 
378129ba616SKumar Gala #ifdef CONFIG_GET_CLK_FROM_ICS307
379129ba616SKumar Gala /* decode S[0-2] to Output Divider (OD) */
380129ba616SKumar Gala static unsigned char ics307_S_to_OD[] = {
381129ba616SKumar Gala 	10, 2, 8, 4, 5, 7, 3, 6
382129ba616SKumar Gala };
383129ba616SKumar Gala 
384129ba616SKumar Gala /* Calculate frequency being generated by ICS307-02 clock chip based upon
385129ba616SKumar Gala  * the control bytes being programmed into it. */
386129ba616SKumar Gala /* XXX: This function should probably go into a common library */
387129ba616SKumar Gala static unsigned long
388129ba616SKumar Gala ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
389129ba616SKumar Gala {
390129ba616SKumar Gala 	const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
391129ba616SKumar Gala 	unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
392129ba616SKumar Gala 	unsigned long RDW = cw2 & 0x7F;
393129ba616SKumar Gala 	unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
394129ba616SKumar Gala 	unsigned long freq;
395129ba616SKumar Gala 
396129ba616SKumar Gala 	/* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
397129ba616SKumar Gala 
398129ba616SKumar Gala 	/* cw0:  C1 C0 TTL F1 F0 S2 S1 S0
399129ba616SKumar Gala 	 * cw1:  V8 V7 V6 V5 V4 V3 V2 V1
400129ba616SKumar Gala 	 * cw2:  V0 R6 R5 R4 R3 R2 R1 R0
401129ba616SKumar Gala 	 *
402129ba616SKumar Gala 	 * R6:R0 = Reference Divider Word (RDW)
403129ba616SKumar Gala 	 * V8:V0 = VCO Divider Word (VDW)
404129ba616SKumar Gala 	 * S2:S0 = Output Divider Select (OD)
405129ba616SKumar Gala 	 * F1:F0 = Function of CLK2 Output
406129ba616SKumar Gala 	 * TTL = duty cycle
407129ba616SKumar Gala 	 * C1:C0 = internal load capacitance for cyrstal
408129ba616SKumar Gala 	 */
409129ba616SKumar Gala 
410129ba616SKumar Gala 	/* Adding 1 to get a "nicely" rounded number, but this needs
411129ba616SKumar Gala 	 * more tweaking to get a "properly" rounded number. */
412129ba616SKumar Gala 
413129ba616SKumar Gala 	freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
414129ba616SKumar Gala 
415129ba616SKumar Gala 	debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
416129ba616SKumar Gala 			freq);
417129ba616SKumar Gala 	return freq;
418129ba616SKumar Gala }
419129ba616SKumar Gala 
420129ba616SKumar Gala unsigned long get_board_sys_clk(ulong dummy)
421129ba616SKumar Gala {
422129ba616SKumar Gala 	return ics307_clk_freq (
423129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VSYSCLK0),
424129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VSYSCLK1),
425129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VSYSCLK2)
426129ba616SKumar Gala 			);
427129ba616SKumar Gala }
428129ba616SKumar Gala 
429129ba616SKumar Gala unsigned long get_board_ddr_clk(ulong dummy)
430129ba616SKumar Gala {
431129ba616SKumar Gala 	return ics307_clk_freq (
432129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VDDRCLK0),
433129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VDDRCLK1),
434129ba616SKumar Gala 			in8(PIXIS_BASE + PIXIS_VDDRCLK2)
435129ba616SKumar Gala 			);
436129ba616SKumar Gala }
437129ba616SKumar Gala #else
438129ba616SKumar Gala unsigned long get_board_sys_clk(ulong dummy)
439129ba616SKumar Gala {
440129ba616SKumar Gala 	u8 i;
441129ba616SKumar Gala 	ulong val = 0;
442129ba616SKumar Gala 
443129ba616SKumar Gala 	i = in8(PIXIS_BASE + PIXIS_SPD);
444129ba616SKumar Gala 	i &= 0x07;
445129ba616SKumar Gala 
446129ba616SKumar Gala 	switch (i) {
447129ba616SKumar Gala 		case 0:
448129ba616SKumar Gala 			val = 33333333;
449129ba616SKumar Gala 			break;
450129ba616SKumar Gala 		case 1:
451129ba616SKumar Gala 			val = 40000000;
452129ba616SKumar Gala 			break;
453129ba616SKumar Gala 		case 2:
454129ba616SKumar Gala 			val = 50000000;
455129ba616SKumar Gala 			break;
456129ba616SKumar Gala 		case 3:
457129ba616SKumar Gala 			val = 66666666;
458129ba616SKumar Gala 			break;
459129ba616SKumar Gala 		case 4:
460129ba616SKumar Gala 			val = 83333333;
461129ba616SKumar Gala 			break;
462129ba616SKumar Gala 		case 5:
463129ba616SKumar Gala 			val = 100000000;
464129ba616SKumar Gala 			break;
465129ba616SKumar Gala 		case 6:
466129ba616SKumar Gala 			val = 133333333;
467129ba616SKumar Gala 			break;
468129ba616SKumar Gala 		case 7:
469129ba616SKumar Gala 			val = 166666666;
470129ba616SKumar Gala 			break;
471129ba616SKumar Gala 	}
472129ba616SKumar Gala 
473129ba616SKumar Gala 	return val;
474129ba616SKumar Gala }
475129ba616SKumar Gala 
476129ba616SKumar Gala unsigned long get_board_ddr_clk(ulong dummy)
477129ba616SKumar Gala {
478129ba616SKumar Gala 	u8 i;
479129ba616SKumar Gala 	ulong val = 0;
480129ba616SKumar Gala 
481129ba616SKumar Gala 	i = in8(PIXIS_BASE + PIXIS_SPD);
482129ba616SKumar Gala 	i &= 0x38;
483129ba616SKumar Gala 	i >>= 3;
484129ba616SKumar Gala 
485129ba616SKumar Gala 	switch (i) {
486129ba616SKumar Gala 		case 0:
487129ba616SKumar Gala 			val = 33333333;
488129ba616SKumar Gala 			break;
489129ba616SKumar Gala 		case 1:
490129ba616SKumar Gala 			val = 40000000;
491129ba616SKumar Gala 			break;
492129ba616SKumar Gala 		case 2:
493129ba616SKumar Gala 			val = 50000000;
494129ba616SKumar Gala 			break;
495129ba616SKumar Gala 		case 3:
496129ba616SKumar Gala 			val = 66666666;
497129ba616SKumar Gala 			break;
498129ba616SKumar Gala 		case 4:
499129ba616SKumar Gala 			val = 83333333;
500129ba616SKumar Gala 			break;
501129ba616SKumar Gala 		case 5:
502129ba616SKumar Gala 			val = 100000000;
503129ba616SKumar Gala 			break;
504129ba616SKumar Gala 		case 6:
505129ba616SKumar Gala 			val = 133333333;
506129ba616SKumar Gala 			break;
507129ba616SKumar Gala 		case 7:
508129ba616SKumar Gala 			val = 166666666;
509129ba616SKumar Gala 			break;
510129ba616SKumar Gala 	}
511129ba616SKumar Gala 	return val;
512129ba616SKumar Gala }
513129ba616SKumar Gala #endif
514129ba616SKumar Gala 
5157e183cadSLiu Yu #ifdef CONFIG_TSEC_ENET
5167e183cadSLiu Yu int board_eth_init(bd_t *bis)
5177e183cadSLiu Yu {
5187e183cadSLiu Yu 	struct tsec_info_struct tsec_info[4];
5197e183cadSLiu Yu 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
5207e183cadSLiu Yu 	int num = 0;
5217e183cadSLiu Yu 
5227e183cadSLiu Yu #ifdef CONFIG_TSEC1
5237e183cadSLiu Yu 	SET_STD_TSEC_INFO(tsec_info[num], 1);
5247e183cadSLiu Yu 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
5257e183cadSLiu Yu 		tsec_info[num].flags |= TSEC_SGMII;
5267e183cadSLiu Yu 	num++;
5277e183cadSLiu Yu #endif
5287e183cadSLiu Yu #ifdef CONFIG_TSEC2
5297e183cadSLiu Yu 	SET_STD_TSEC_INFO(tsec_info[num], 2);
5307e183cadSLiu Yu 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
5317e183cadSLiu Yu 		tsec_info[num].flags |= TSEC_SGMII;
5327e183cadSLiu Yu 	num++;
5337e183cadSLiu Yu #endif
5347e183cadSLiu Yu #ifdef CONFIG_TSEC3
5357e183cadSLiu Yu 	SET_STD_TSEC_INFO(tsec_info[num], 3);
5367e183cadSLiu Yu 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
5377e183cadSLiu Yu 		tsec_info[num].flags |= TSEC_SGMII;
5387e183cadSLiu Yu 	num++;
5397e183cadSLiu Yu #endif
5407e183cadSLiu Yu #ifdef CONFIG_TSEC4
5417e183cadSLiu Yu 	SET_STD_TSEC_INFO(tsec_info[num], 4);
5427e183cadSLiu Yu 	if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
5437e183cadSLiu Yu 		tsec_info[num].flags |= TSEC_SGMII;
5447e183cadSLiu Yu 	num++;
5457e183cadSLiu Yu #endif
5467e183cadSLiu Yu 
5477e183cadSLiu Yu 	if (!num) {
5487e183cadSLiu Yu 		printf("No TSECs initialized\n");
5497e183cadSLiu Yu 
5507e183cadSLiu Yu 		return 0;
5517e183cadSLiu Yu 	}
5527e183cadSLiu Yu 
5537e183cadSLiu Yu 	fsl_sgmii_riser_init(tsec_info, num);
5547e183cadSLiu Yu 
5557e183cadSLiu Yu 	tsec_eth_init(bis, tsec_info, num);
5567e183cadSLiu Yu 
5577e183cadSLiu Yu 	return 0;
5587e183cadSLiu Yu }
5597e183cadSLiu Yu #endif
5607e183cadSLiu Yu 
561129ba616SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP)
562*2dba0deaSKumar Gala extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
563*2dba0deaSKumar Gala                         struct pci_controller *hose);
564*2dba0deaSKumar Gala 
565129ba616SKumar Gala void ft_board_setup(void *blob, bd_t *bd)
566129ba616SKumar Gala {
567129ba616SKumar Gala 	ulong base, size;
568129ba616SKumar Gala 
569129ba616SKumar Gala 	ft_cpu_setup(blob, bd);
570129ba616SKumar Gala 
571129ba616SKumar Gala 	base = getenv_bootm_low();
572129ba616SKumar Gala 	size = getenv_bootm_size();
573129ba616SKumar Gala 
574129ba616SKumar Gala 	fdt_fixup_memory(blob, (u64)base, (u64)size);
575129ba616SKumar Gala 
576129ba616SKumar Gala #ifdef CONFIG_PCIE3
577*2dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
578129ba616SKumar Gala #endif
579129ba616SKumar Gala #ifdef CONFIG_PCIE2
580*2dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
581129ba616SKumar Gala #endif
582129ba616SKumar Gala #ifdef CONFIG_PCIE1
583*2dba0deaSKumar Gala 	ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
584129ba616SKumar Gala #endif
585129ba616SKumar Gala }
586129ba616SKumar Gala #endif
587129ba616SKumar Gala 
588129ba616SKumar Gala #ifdef CONFIG_MP
589129ba616SKumar Gala extern void cpu_mp_lmb_reserve(struct lmb *lmb);
590129ba616SKumar Gala 
591129ba616SKumar Gala void board_lmb_reserve(struct lmb *lmb)
592129ba616SKumar Gala {
593129ba616SKumar Gala 	cpu_mp_lmb_reserve(lmb);
594129ba616SKumar Gala }
595129ba616SKumar Gala #endif
596