1129ba616SKumar Gala /*
2129ba616SKumar Gala * Copyright 2008 Freescale Semiconductor, Inc.
3129ba616SKumar Gala *
4*5b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
5129ba616SKumar Gala */
6129ba616SKumar Gala
7129ba616SKumar Gala #include <common.h>
8129ba616SKumar Gala
95614e71bSYork Sun #include <fsl_ddr_sdram.h>
105614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
11129ba616SKumar Gala
12712cf7abSYork Sun struct board_specific_parameters {
134ca06607SHaiying Wang u32 n_ranks;
14712cf7abSYork Sun u32 datarate_mhz_high;
154ca06607SHaiying Wang u32 clk_adjust;
164ca06607SHaiying Wang u32 cpo;
174ca06607SHaiying Wang u32 write_data_delay;
180dd38a35SPriyanka Jain u32 force_2t;
19712cf7abSYork Sun };
204ca06607SHaiying Wang
21634bc554SYork Sun /*
22712cf7abSYork Sun * This table contains all valid speeds we want to override with board
23712cf7abSYork Sun * specific parameters. datarate_mhz_high values need to be in ascending order
24712cf7abSYork Sun * for each n_ranks group.
25634bc554SYork Sun *
26634bc554SYork Sun * For DDR2 DIMM, all combinations of clk_adjust and write_data_delay have been
27634bc554SYork Sun * tested. For RDIMM, clk_adjust = 4 and write_data_delay = 3 is optimized for
28634bc554SYork Sun * all clocks from 400MT/s to 800MT/s, verified with Kingston KVR800D2D8P6/2G.
29634bc554SYork Sun * For UDIMM, clk_adjust = 8 and write_delay = 5 is optimized for all clocks
30634bc554SYork Sun * from 400MT/s to 800MT/s, verified with Micron MT18HTF25672AY-800E1.
31712cf7abSYork Sun *
32712cf7abSYork Sun * CPO value doesn't matter if workaround for errata 111 and 134 enabled.
334ca06607SHaiying Wang */
34712cf7abSYork Sun static const struct board_specific_parameters udimm0[] = {
35634bc554SYork Sun /*
36634bc554SYork Sun * memory controller 0
37712cf7abSYork Sun * num| hi| clk| cpo|wrdata|2T
38712cf7abSYork Sun * ranks| mhz|adjst| | delay|
39634bc554SYork Sun */
40712cf7abSYork Sun {2, 333, 8, 7, 5, 0},
41712cf7abSYork Sun {2, 400, 8, 9, 5, 0},
42712cf7abSYork Sun {2, 549, 8, 11, 5, 0},
43712cf7abSYork Sun {2, 680, 8, 10, 5, 0},
44712cf7abSYork Sun {2, 850, 8, 12, 5, 1},
45712cf7abSYork Sun {1, 333, 6, 7, 3, 0},
46712cf7abSYork Sun {1, 400, 6, 9, 3, 0},
47712cf7abSYork Sun {1, 549, 6, 11, 3, 0},
48712cf7abSYork Sun {1, 680, 1, 10, 5, 0},
49712cf7abSYork Sun {1, 850, 1, 12, 5, 0},
50712cf7abSYork Sun {}
514ca06607SHaiying Wang };
524ca06607SHaiying Wang
53712cf7abSYork Sun static const struct board_specific_parameters udimm1[] = {
54634bc554SYork Sun /*
55634bc554SYork Sun * memory controller 1
56712cf7abSYork Sun * num| hi| clk| cpo|wrdata|2T
57712cf7abSYork Sun * ranks| mhz|adjst| | delay|
58634bc554SYork Sun */
59712cf7abSYork Sun {2, 333, 8, 7, 5, 0},
60712cf7abSYork Sun {2, 400, 8, 9, 5, 0},
61712cf7abSYork Sun {2, 549, 8, 11, 5, 0},
62712cf7abSYork Sun {2, 680, 8, 11, 5, 0},
63712cf7abSYork Sun {2, 850, 8, 13, 5, 1},
64712cf7abSYork Sun {1, 333, 6, 7, 3, 0},
65712cf7abSYork Sun {1, 400, 6, 9, 3, 0},
66712cf7abSYork Sun {1, 549, 6, 11, 3, 0},
67712cf7abSYork Sun {1, 680, 1, 11, 6, 0},
68712cf7abSYork Sun {1, 850, 1, 13, 6, 0},
69712cf7abSYork Sun {}
70712cf7abSYork Sun };
71712cf7abSYork Sun
72712cf7abSYork Sun static const struct board_specific_parameters *udimms[] = {
73712cf7abSYork Sun udimm0,
74712cf7abSYork Sun udimm1,
75712cf7abSYork Sun };
76712cf7abSYork Sun
77712cf7abSYork Sun static const struct board_specific_parameters rdimm0[] = {
78712cf7abSYork Sun /*
79712cf7abSYork Sun * memory controller 0
80712cf7abSYork Sun * num| hi| clk| cpo|wrdata|2T
81712cf7abSYork Sun * ranks| mhz|adjst| | delay|
82712cf7abSYork Sun */
83712cf7abSYork Sun {2, 333, 4, 7, 3, 0},
84712cf7abSYork Sun {2, 400, 4, 9, 3, 0},
85712cf7abSYork Sun {2, 549, 4, 11, 3, 0},
86712cf7abSYork Sun {2, 680, 4, 10, 3, 0},
87712cf7abSYork Sun {2, 850, 4, 12, 3, 1},
88712cf7abSYork Sun {}
89712cf7abSYork Sun };
90712cf7abSYork Sun
91712cf7abSYork Sun static const struct board_specific_parameters rdimm1[] = {
92712cf7abSYork Sun /*
93712cf7abSYork Sun * memory controller 1
94712cf7abSYork Sun * num| hi| clk| cpo|wrdata|2T
95712cf7abSYork Sun * ranks| mhz|adjst| | delay|
96712cf7abSYork Sun */
97712cf7abSYork Sun {2, 333, 4, 7, 3, 0},
98712cf7abSYork Sun {2, 400, 4, 9, 3, 0},
99712cf7abSYork Sun {2, 549, 4, 11, 3, 0},
100712cf7abSYork Sun {2, 680, 4, 11, 3, 0},
101712cf7abSYork Sun {2, 850, 4, 13, 3, 1},
102712cf7abSYork Sun {}
103712cf7abSYork Sun };
104712cf7abSYork Sun
105712cf7abSYork Sun static const struct board_specific_parameters *rdimms[] = {
106712cf7abSYork Sun rdimm0,
107712cf7abSYork Sun rdimm1,
108634bc554SYork Sun };
109634bc554SYork Sun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)110dfb49108SHaiying Wang void fsl_ddr_board_options(memctl_options_t *popts,
111dfb49108SHaiying Wang dimm_params_t *pdimm,
112dfb49108SHaiying Wang unsigned int ctrl_num)
113129ba616SKumar Gala {
114712cf7abSYork Sun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
1154ca06607SHaiying Wang ulong ddr_freq;
116634bc554SYork Sun
117712cf7abSYork Sun if (ctrl_num > 1) {
118712cf7abSYork Sun printf("Wrong parameter for controller number %d", ctrl_num);
119712cf7abSYork Sun return;
120712cf7abSYork Sun }
121634bc554SYork Sun if (!pdimm->n_ranks)
122634bc554SYork Sun return;
123634bc554SYork Sun
124712cf7abSYork Sun if (popts->registered_dimm_en)
125712cf7abSYork Sun pbsp = rdimms[ctrl_num];
126712cf7abSYork Sun else
127712cf7abSYork Sun pbsp = udimms[ctrl_num];
128129ba616SKumar Gala
1294ca06607SHaiying Wang /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
1304ca06607SHaiying Wang * freqency and n_banks specified in board_specific_parameters table.
131129ba616SKumar Gala */
1324ca06607SHaiying Wang ddr_freq = get_ddr_freq(0) / 1000000;
133712cf7abSYork Sun while (pbsp->datarate_mhz_high) {
134712cf7abSYork Sun if (pbsp->n_ranks == pdimm->n_ranks) {
135712cf7abSYork Sun if (ddr_freq <= pbsp->datarate_mhz_high) {
1364ca06607SHaiying Wang popts->clk_adjust = pbsp->clk_adjust;
1374ca06607SHaiying Wang popts->cpo_override = pbsp->cpo;
138712cf7abSYork Sun popts->write_data_delay =
139712cf7abSYork Sun pbsp->write_data_delay;
1400dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
141712cf7abSYork Sun goto found;
142712cf7abSYork Sun }
143712cf7abSYork Sun pbsp_highest = pbsp;
1444ca06607SHaiying Wang }
1454ca06607SHaiying Wang pbsp++;
1464ca06607SHaiying Wang }
147129ba616SKumar Gala
148712cf7abSYork Sun if (pbsp_highest) {
149712cf7abSYork Sun printf("Error: board specific timing not found "
150712cf7abSYork Sun "for data rate %lu MT/s!\n"
151712cf7abSYork Sun "Trying to use the highest speed (%u) parameters\n",
152712cf7abSYork Sun ddr_freq, pbsp_highest->datarate_mhz_high);
153712cf7abSYork Sun popts->clk_adjust = pbsp->clk_adjust;
154712cf7abSYork Sun popts->cpo_override = pbsp->cpo;
155712cf7abSYork Sun popts->write_data_delay = pbsp->write_data_delay;
1560dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
157712cf7abSYork Sun } else {
158712cf7abSYork Sun panic("DIMM is not supported by this board");
159939e5bf9SYork Sun }
160634bc554SYork Sun
161712cf7abSYork Sun found:
162129ba616SKumar Gala /*
163129ba616SKumar Gala * Factors to consider for half-strength driver enable:
164129ba616SKumar Gala * - number of DIMMs installed
165129ba616SKumar Gala */
166129ba616SKumar Gala popts->half_strength_driver_enable = 0;
167129ba616SKumar Gala }
168