1765547dcSHaiying Wang /* 23aed5507SHaiying Wang * Copyright 2009-2010 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * (C) Copyright 2000 5765547dcSHaiying Wang * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6765547dcSHaiying Wang * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8765547dcSHaiying Wang */ 9765547dcSHaiying Wang 10765547dcSHaiying Wang #include <common.h> 11765547dcSHaiying Wang #include <asm/mmu.h> 12765547dcSHaiying Wang 13765547dcSHaiying Wang struct fsl_e_tlb_entry tlb_table[] = { 14765547dcSHaiying Wang /* TLB 0 - for temp stack in cache */ 15765547dcSHaiying Wang SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 16765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, 0, 17765547dcSHaiying Wang 0, 0, BOOKE_PAGESZ_4K, 0), 18765547dcSHaiying Wang SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 19765547dcSHaiying Wang CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 20765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, 0, 21765547dcSHaiying Wang 0, 0, BOOKE_PAGESZ_4K, 0), 22765547dcSHaiying Wang SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 23765547dcSHaiying Wang CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 24765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, 0, 25765547dcSHaiying Wang 0, 0, BOOKE_PAGESZ_4K, 0), 26765547dcSHaiying Wang SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 27765547dcSHaiying Wang CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 28765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, 0, 29765547dcSHaiying Wang 0, 0, BOOKE_PAGESZ_4K, 0), 30765547dcSHaiying Wang 31765547dcSHaiying Wang /* TLB 1 Initializations */ 32765547dcSHaiying Wang /* 333aed5507SHaiying Wang * TLBe 0: 64M write-through, guarded 34765547dcSHaiying Wang * Out of reset this entry is only 4K. 353aed5507SHaiying Wang * 0xfc000000 32MB NAND FLASH (CS3) 363aed5507SHaiying Wang * 0xfe000000 32MB NOR FLASH (CS0) 37765547dcSHaiying Wang */ 383aed5507SHaiying Wang #ifdef CONFIG_NAND_SPL 39a29155e1SAnton Vorontsov SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE, 40765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 413aed5507SHaiying Wang 0, 0, BOOKE_PAGESZ_1M, 1), 423aed5507SHaiying Wang #else 433aed5507SHaiying Wang SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE, 443aed5507SHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G, 45a29155e1SAnton Vorontsov 0, 0, BOOKE_PAGESZ_64M, 1), 463aed5507SHaiying Wang #endif 47765547dcSHaiying Wang /* 48a29155e1SAnton Vorontsov * TLBe 1: 256KB Non-cacheable, guarded 49a29155e1SAnton Vorontsov * 0xf8000000 32K BCSR 50a29155e1SAnton Vorontsov * 0xf8008000 32K PIB (CS4) 51a29155e1SAnton Vorontsov * 0xf8010000 32K PIB (CS5) 52765547dcSHaiying Wang */ 53a29155e1SAnton Vorontsov SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE_PHYS, 54765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 55a29155e1SAnton Vorontsov 0, 1, BOOKE_PAGESZ_256K, 1), 56765547dcSHaiying Wang 57765547dcSHaiying Wang /* 58765547dcSHaiying Wang * TLBe 2: 256M Non-cacheable, guarded 59765547dcSHaiying Wang * 0xa00000000 256M PCIe MEM (lower half) 60765547dcSHaiying Wang */ 61765547dcSHaiying Wang SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS, 62765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 63765547dcSHaiying Wang 0, 2, BOOKE_PAGESZ_256M, 1), 64765547dcSHaiying Wang 65765547dcSHaiying Wang /* 66765547dcSHaiying Wang * TLBe 3: 256M Non-cacheable, guarded 67765547dcSHaiying Wang * 0xb00000000 256M PCIe MEM (higher half) 68765547dcSHaiying Wang */ 69765547dcSHaiying Wang SET_TLB_ENTRY(1, (CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000), 70765547dcSHaiying Wang (CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000), 71765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 72765547dcSHaiying Wang 0, 3, BOOKE_PAGESZ_256M, 1), 73765547dcSHaiying Wang 74765547dcSHaiying Wang /* 75765547dcSHaiying Wang * TLBe 4: 64M Non-cacheable, guarded 76765547dcSHaiying Wang * 0xe000_0000 1M CCSRBAR 77765547dcSHaiying Wang * 0xe280_0000 8M PCIe IO 78765547dcSHaiying Wang */ 79765547dcSHaiying Wang SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 80765547dcSHaiying Wang MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 81765547dcSHaiying Wang 0, 4, BOOKE_PAGESZ_64M, 1), 82674ef7bdSLiu Yu 83674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) 84674ef7bdSLiu Yu /* *I*G - L2SRAM */ 85674ef7bdSLiu Yu SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS, 86674ef7bdSLiu Yu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 87674ef7bdSLiu Yu 0, 5, BOOKE_PAGESZ_256K, 1), 88674ef7bdSLiu Yu SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000, 89674ef7bdSLiu Yu CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000, 90674ef7bdSLiu Yu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 91674ef7bdSLiu Yu 0, 6, BOOKE_PAGESZ_256K, 1), 92674ef7bdSLiu Yu #endif 93765547dcSHaiying Wang }; 94765547dcSHaiying Wang 95765547dcSHaiying Wang int num_tlb_entries = ARRAY_SIZE(tlb_table); 96