xref: /rk3399_rockchip-uboot/board/freescale/mpc8568mds/mpc8568mds.c (revision acbca876fb3fec25cd9c55b0efc81ff618ff5262)
1*acbca876SKumar Gala /*
2*acbca876SKumar Gala  * Copyright 2007 Freescale Semiconductor.
3*acbca876SKumar Gala  *
4*acbca876SKumar Gala  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5*acbca876SKumar Gala  *
6*acbca876SKumar Gala  * See file CREDITS for list of people who contributed to this
7*acbca876SKumar Gala  * project.
8*acbca876SKumar Gala  *
9*acbca876SKumar Gala  * This program is free software; you can redistribute it and/or
10*acbca876SKumar Gala  * modify it under the terms of the GNU General Public License as
11*acbca876SKumar Gala  * published by the Free Software Foundation; either version 2 of
12*acbca876SKumar Gala  * the License, or (at your option) any later version.
13*acbca876SKumar Gala  *
14*acbca876SKumar Gala  * This program is distributed in the hope that it will be useful,
15*acbca876SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16*acbca876SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17*acbca876SKumar Gala  * GNU General Public License for more details.
18*acbca876SKumar Gala  *
19*acbca876SKumar Gala  * You should have received a copy of the GNU General Public License
20*acbca876SKumar Gala  * along with this program; if not, write to the Free Software
21*acbca876SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22*acbca876SKumar Gala  * MA 02111-1307 USA
23*acbca876SKumar Gala  */
24*acbca876SKumar Gala 
25*acbca876SKumar Gala #include <common.h>
26*acbca876SKumar Gala #include <pci.h>
27*acbca876SKumar Gala #include <asm/processor.h>
28*acbca876SKumar Gala #include <asm/immap_85xx.h>
29*acbca876SKumar Gala #include <asm/immap_fsl_pci.h>
30*acbca876SKumar Gala #include <spd.h>
31*acbca876SKumar Gala #include <i2c.h>
32*acbca876SKumar Gala #include <ioports.h>
33*acbca876SKumar Gala #include <libfdt.h>
34*acbca876SKumar Gala #include <fdt_support.h>
35*acbca876SKumar Gala 
36*acbca876SKumar Gala #include "bcsr.h"
37*acbca876SKumar Gala 
38*acbca876SKumar Gala const qe_iop_conf_t qe_iop_conf_tab[] = {
39*acbca876SKumar Gala 	/* GETH1 */
40*acbca876SKumar Gala 	{4, 10, 1, 0, 2}, /* TxD0 */
41*acbca876SKumar Gala 	{4,  9, 1, 0, 2}, /* TxD1 */
42*acbca876SKumar Gala 	{4,  8, 1, 0, 2}, /* TxD2 */
43*acbca876SKumar Gala 	{4,  7, 1, 0, 2}, /* TxD3 */
44*acbca876SKumar Gala 	{4, 23, 1, 0, 2}, /* TxD4 */
45*acbca876SKumar Gala 	{4, 22, 1, 0, 2}, /* TxD5 */
46*acbca876SKumar Gala 	{4, 21, 1, 0, 2}, /* TxD6 */
47*acbca876SKumar Gala 	{4, 20, 1, 0, 2}, /* TxD7 */
48*acbca876SKumar Gala 	{4, 15, 2, 0, 2}, /* RxD0 */
49*acbca876SKumar Gala 	{4, 14, 2, 0, 2}, /* RxD1 */
50*acbca876SKumar Gala 	{4, 13, 2, 0, 2}, /* RxD2 */
51*acbca876SKumar Gala 	{4, 12, 2, 0, 2}, /* RxD3 */
52*acbca876SKumar Gala 	{4, 29, 2, 0, 2}, /* RxD4 */
53*acbca876SKumar Gala 	{4, 28, 2, 0, 2}, /* RxD5 */
54*acbca876SKumar Gala 	{4, 27, 2, 0, 2}, /* RxD6 */
55*acbca876SKumar Gala 	{4, 26, 2, 0, 2}, /* RxD7 */
56*acbca876SKumar Gala 	{4, 11, 1, 0, 2}, /* TX_EN */
57*acbca876SKumar Gala 	{4, 24, 1, 0, 2}, /* TX_ER */
58*acbca876SKumar Gala 	{4, 16, 2, 0, 2}, /* RX_DV */
59*acbca876SKumar Gala 	{4, 30, 2, 0, 2}, /* RX_ER */
60*acbca876SKumar Gala 	{4, 17, 2, 0, 2}, /* RX_CLK */
61*acbca876SKumar Gala 	{4, 19, 1, 0, 2}, /* GTX_CLK */
62*acbca876SKumar Gala 	{1, 31, 2, 0, 3}, /* GTX125 */
63*acbca876SKumar Gala 
64*acbca876SKumar Gala 	/* GETH2 */
65*acbca876SKumar Gala 	{5, 10, 1, 0, 2}, /* TxD0 */
66*acbca876SKumar Gala 	{5,  9, 1, 0, 2}, /* TxD1 */
67*acbca876SKumar Gala 	{5,  8, 1, 0, 2}, /* TxD2 */
68*acbca876SKumar Gala 	{5,  7, 1, 0, 2}, /* TxD3 */
69*acbca876SKumar Gala 	{5, 23, 1, 0, 2}, /* TxD4 */
70*acbca876SKumar Gala 	{5, 22, 1, 0, 2}, /* TxD5 */
71*acbca876SKumar Gala 	{5, 21, 1, 0, 2}, /* TxD6 */
72*acbca876SKumar Gala 	{5, 20, 1, 0, 2}, /* TxD7 */
73*acbca876SKumar Gala 	{5, 15, 2, 0, 2}, /* RxD0 */
74*acbca876SKumar Gala 	{5, 14, 2, 0, 2}, /* RxD1 */
75*acbca876SKumar Gala 	{5, 13, 2, 0, 2}, /* RxD2 */
76*acbca876SKumar Gala 	{5, 12, 2, 0, 2}, /* RxD3 */
77*acbca876SKumar Gala 	{5, 29, 2, 0, 2}, /* RxD4 */
78*acbca876SKumar Gala 	{5, 28, 2, 0, 2}, /* RxD5 */
79*acbca876SKumar Gala 	{5, 27, 2, 0, 3}, /* RxD6 */
80*acbca876SKumar Gala 	{5, 26, 2, 0, 2}, /* RxD7 */
81*acbca876SKumar Gala 	{5, 11, 1, 0, 2}, /* TX_EN */
82*acbca876SKumar Gala 	{5, 24, 1, 0, 2}, /* TX_ER */
83*acbca876SKumar Gala 	{5, 16, 2, 0, 2}, /* RX_DV */
84*acbca876SKumar Gala 	{5, 30, 2, 0, 2}, /* RX_ER */
85*acbca876SKumar Gala 	{5, 17, 2, 0, 2}, /* RX_CLK */
86*acbca876SKumar Gala 	{5, 19, 1, 0, 2}, /* GTX_CLK */
87*acbca876SKumar Gala 	{1, 31, 2, 0, 3}, /* GTX125 */
88*acbca876SKumar Gala 	{4,  6, 3, 0, 2}, /* MDIO */
89*acbca876SKumar Gala 	{4,  5, 1, 0, 2}, /* MDC */
90*acbca876SKumar Gala 	{0,  0, 0, 0, QE_IOP_TAB_END}, /* END of table */
91*acbca876SKumar Gala };
92*acbca876SKumar Gala 
93*acbca876SKumar Gala 
94*acbca876SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
95*acbca876SKumar Gala extern void ddr_enable_ecc(unsigned int dram_size);
96*acbca876SKumar Gala #endif
97*acbca876SKumar Gala 
98*acbca876SKumar Gala extern long int spd_sdram(void);
99*acbca876SKumar Gala 
100*acbca876SKumar Gala void local_bus_init(void);
101*acbca876SKumar Gala void sdram_init(void);
102*acbca876SKumar Gala 
103*acbca876SKumar Gala int board_early_init_f (void)
104*acbca876SKumar Gala {
105*acbca876SKumar Gala 	/*
106*acbca876SKumar Gala 	 * Initialize local bus.
107*acbca876SKumar Gala 	 */
108*acbca876SKumar Gala 	local_bus_init ();
109*acbca876SKumar Gala 
110*acbca876SKumar Gala 	enable_8568mds_duart();
111*acbca876SKumar Gala 	enable_8568mds_flash_write();
112*acbca876SKumar Gala #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
113*acbca876SKumar Gala 	enable_8568mds_qe_mdio();
114*acbca876SKumar Gala #endif
115*acbca876SKumar Gala 
116*acbca876SKumar Gala #ifdef CFG_I2C2_OFFSET
117*acbca876SKumar Gala 	/* Enable I2C2_SCL and I2C2_SDA */
118*acbca876SKumar Gala 	volatile struct par_io *port_c;
119*acbca876SKumar Gala 	port_c = (struct par_io*)(CFG_IMMR + 0xe0140);
120*acbca876SKumar Gala 	port_c->cpdir2 |= 0x0f000000;
121*acbca876SKumar Gala 	port_c->cppar2 &= ~0x0f000000;
122*acbca876SKumar Gala 	port_c->cppar2 |= 0x0a000000;
123*acbca876SKumar Gala #endif
124*acbca876SKumar Gala 
125*acbca876SKumar Gala 	return 0;
126*acbca876SKumar Gala }
127*acbca876SKumar Gala 
128*acbca876SKumar Gala int checkboard (void)
129*acbca876SKumar Gala {
130*acbca876SKumar Gala 	printf ("Board: 8568 MDS\n");
131*acbca876SKumar Gala 
132*acbca876SKumar Gala 	return 0;
133*acbca876SKumar Gala }
134*acbca876SKumar Gala 
135*acbca876SKumar Gala long int
136*acbca876SKumar Gala initdram(int board_type)
137*acbca876SKumar Gala {
138*acbca876SKumar Gala 	long dram_size = 0;
139*acbca876SKumar Gala 
140*acbca876SKumar Gala 	puts("Initializing\n");
141*acbca876SKumar Gala 
142*acbca876SKumar Gala #if defined(CONFIG_DDR_DLL)
143*acbca876SKumar Gala 	{
144*acbca876SKumar Gala 		/*
145*acbca876SKumar Gala 		 * Work around to stabilize DDR DLL MSYNC_IN.
146*acbca876SKumar Gala 		 * Errata DDR9 seems to have been fixed.
147*acbca876SKumar Gala 		 * This is now the workaround for Errata DDR11:
148*acbca876SKumar Gala 		 *    Override DLL = 1, Course Adj = 1, Tap Select = 0
149*acbca876SKumar Gala 		 */
150*acbca876SKumar Gala 
151*acbca876SKumar Gala 		volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
152*acbca876SKumar Gala 
153*acbca876SKumar Gala 		gur->ddrdllcr = 0x81000000;
154*acbca876SKumar Gala 		asm("sync;isync;msync");
155*acbca876SKumar Gala 		udelay(200);
156*acbca876SKumar Gala 	}
157*acbca876SKumar Gala #endif
158*acbca876SKumar Gala 	dram_size = spd_sdram();
159*acbca876SKumar Gala 
160*acbca876SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
161*acbca876SKumar Gala 	/*
162*acbca876SKumar Gala 	 * Initialize and enable DDR ECC.
163*acbca876SKumar Gala 	 */
164*acbca876SKumar Gala 	ddr_enable_ecc(dram_size);
165*acbca876SKumar Gala #endif
166*acbca876SKumar Gala 	/*
167*acbca876SKumar Gala 	 * SDRAM Initialization
168*acbca876SKumar Gala 	 */
169*acbca876SKumar Gala 	sdram_init();
170*acbca876SKumar Gala 
171*acbca876SKumar Gala 	puts("    DDR: ");
172*acbca876SKumar Gala 	return dram_size;
173*acbca876SKumar Gala }
174*acbca876SKumar Gala 
175*acbca876SKumar Gala /*
176*acbca876SKumar Gala  * Initialize Local Bus
177*acbca876SKumar Gala  */
178*acbca876SKumar Gala void
179*acbca876SKumar Gala local_bus_init(void)
180*acbca876SKumar Gala {
181*acbca876SKumar Gala 	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
182*acbca876SKumar Gala 	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
183*acbca876SKumar Gala 
184*acbca876SKumar Gala 	uint clkdiv;
185*acbca876SKumar Gala 	uint lbc_hz;
186*acbca876SKumar Gala 	sys_info_t sysinfo;
187*acbca876SKumar Gala 
188*acbca876SKumar Gala 	get_sys_info(&sysinfo);
189*acbca876SKumar Gala 	clkdiv = (lbc->lcrr & 0x0f) * 2;
190*acbca876SKumar Gala 	lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
191*acbca876SKumar Gala 
192*acbca876SKumar Gala 	gur->lbiuiplldcr1 = 0x00078080;
193*acbca876SKumar Gala 	if (clkdiv == 16) {
194*acbca876SKumar Gala 		gur->lbiuiplldcr0 = 0x7c0f1bf0;
195*acbca876SKumar Gala 	} else if (clkdiv == 8) {
196*acbca876SKumar Gala 		gur->lbiuiplldcr0 = 0x6c0f1bf0;
197*acbca876SKumar Gala 	} else if (clkdiv == 4) {
198*acbca876SKumar Gala 		gur->lbiuiplldcr0 = 0x5c0f1bf0;
199*acbca876SKumar Gala 	}
200*acbca876SKumar Gala 
201*acbca876SKumar Gala 	lbc->lcrr |= 0x00030000;
202*acbca876SKumar Gala 
203*acbca876SKumar Gala 	asm("sync;isync;msync");
204*acbca876SKumar Gala }
205*acbca876SKumar Gala 
206*acbca876SKumar Gala /*
207*acbca876SKumar Gala  * Initialize SDRAM memory on the Local Bus.
208*acbca876SKumar Gala  */
209*acbca876SKumar Gala void
210*acbca876SKumar Gala sdram_init(void)
211*acbca876SKumar Gala {
212*acbca876SKumar Gala #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
213*acbca876SKumar Gala 
214*acbca876SKumar Gala 	uint idx;
215*acbca876SKumar Gala 	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
216*acbca876SKumar Gala 	uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
217*acbca876SKumar Gala 	uint lsdmr_common;
218*acbca876SKumar Gala 
219*acbca876SKumar Gala 	puts("    SDRAM: ");
220*acbca876SKumar Gala 
221*acbca876SKumar Gala 	print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
222*acbca876SKumar Gala 
223*acbca876SKumar Gala 	/*
224*acbca876SKumar Gala 	 * Setup SDRAM Base and Option Registers
225*acbca876SKumar Gala 	 */
226*acbca876SKumar Gala 	lbc->or2 = CFG_OR2_PRELIM;
227*acbca876SKumar Gala 	asm("msync");
228*acbca876SKumar Gala 
229*acbca876SKumar Gala 	lbc->br2 = CFG_BR2_PRELIM;
230*acbca876SKumar Gala 	asm("msync");
231*acbca876SKumar Gala 
232*acbca876SKumar Gala 	lbc->lbcr = CFG_LBC_LBCR;
233*acbca876SKumar Gala 	asm("msync");
234*acbca876SKumar Gala 
235*acbca876SKumar Gala 
236*acbca876SKumar Gala 	lbc->lsrt = CFG_LBC_LSRT;
237*acbca876SKumar Gala 	lbc->mrtpr = CFG_LBC_MRTPR;
238*acbca876SKumar Gala 	asm("msync");
239*acbca876SKumar Gala 
240*acbca876SKumar Gala 	/*
241*acbca876SKumar Gala 	 * MPC8568 uses "new" 15-16 style addressing.
242*acbca876SKumar Gala 	 */
243*acbca876SKumar Gala 	lsdmr_common = CFG_LBC_LSDMR_COMMON;
244*acbca876SKumar Gala 	lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
245*acbca876SKumar Gala 
246*acbca876SKumar Gala 	/*
247*acbca876SKumar Gala 	 * Issue PRECHARGE ALL command.
248*acbca876SKumar Gala 	 */
249*acbca876SKumar Gala 	lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
250*acbca876SKumar Gala 	asm("sync;msync");
251*acbca876SKumar Gala 	*sdram_addr = 0xff;
252*acbca876SKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
253*acbca876SKumar Gala 	udelay(100);
254*acbca876SKumar Gala 
255*acbca876SKumar Gala 	/*
256*acbca876SKumar Gala 	 * Issue 8 AUTO REFRESH commands.
257*acbca876SKumar Gala 	 */
258*acbca876SKumar Gala 	for (idx = 0; idx < 8; idx++) {
259*acbca876SKumar Gala 		lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
260*acbca876SKumar Gala 		asm("sync;msync");
261*acbca876SKumar Gala 		*sdram_addr = 0xff;
262*acbca876SKumar Gala 		ppcDcbf((unsigned long) sdram_addr);
263*acbca876SKumar Gala 		udelay(100);
264*acbca876SKumar Gala 	}
265*acbca876SKumar Gala 
266*acbca876SKumar Gala 	/*
267*acbca876SKumar Gala 	 * Issue 8 MODE-set command.
268*acbca876SKumar Gala 	 */
269*acbca876SKumar Gala 	lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
270*acbca876SKumar Gala 	asm("sync;msync");
271*acbca876SKumar Gala 	*sdram_addr = 0xff;
272*acbca876SKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
273*acbca876SKumar Gala 	udelay(100);
274*acbca876SKumar Gala 
275*acbca876SKumar Gala 	/*
276*acbca876SKumar Gala 	 * Issue NORMAL OP command.
277*acbca876SKumar Gala 	 */
278*acbca876SKumar Gala 	lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
279*acbca876SKumar Gala 	asm("sync;msync");
280*acbca876SKumar Gala 	*sdram_addr = 0xff;
281*acbca876SKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
282*acbca876SKumar Gala 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
283*acbca876SKumar Gala 
284*acbca876SKumar Gala #endif	/* enable SDRAM init */
285*acbca876SKumar Gala }
286*acbca876SKumar Gala 
287*acbca876SKumar Gala #if defined(CFG_DRAM_TEST)
288*acbca876SKumar Gala int
289*acbca876SKumar Gala testdram(void)
290*acbca876SKumar Gala {
291*acbca876SKumar Gala 	uint *pstart = (uint *) CFG_MEMTEST_START;
292*acbca876SKumar Gala 	uint *pend = (uint *) CFG_MEMTEST_END;
293*acbca876SKumar Gala 	uint *p;
294*acbca876SKumar Gala 
295*acbca876SKumar Gala 	printf("Testing DRAM from 0x%08x to 0x%08x\n",
296*acbca876SKumar Gala 	       CFG_MEMTEST_START,
297*acbca876SKumar Gala 	       CFG_MEMTEST_END);
298*acbca876SKumar Gala 
299*acbca876SKumar Gala 	printf("DRAM test phase 1:\n");
300*acbca876SKumar Gala 	for (p = pstart; p < pend; p++)
301*acbca876SKumar Gala 		*p = 0xaaaaaaaa;
302*acbca876SKumar Gala 
303*acbca876SKumar Gala 	for (p = pstart; p < pend; p++) {
304*acbca876SKumar Gala 		if (*p != 0xaaaaaaaa) {
305*acbca876SKumar Gala 			printf ("DRAM test fails at: %08x\n", (uint) p);
306*acbca876SKumar Gala 			return 1;
307*acbca876SKumar Gala 		}
308*acbca876SKumar Gala 	}
309*acbca876SKumar Gala 
310*acbca876SKumar Gala 	printf("DRAM test phase 2:\n");
311*acbca876SKumar Gala 	for (p = pstart; p < pend; p++)
312*acbca876SKumar Gala 		*p = 0x55555555;
313*acbca876SKumar Gala 
314*acbca876SKumar Gala 	for (p = pstart; p < pend; p++) {
315*acbca876SKumar Gala 		if (*p != 0x55555555) {
316*acbca876SKumar Gala 			printf ("DRAM test fails at: %08x\n", (uint) p);
317*acbca876SKumar Gala 			return 1;
318*acbca876SKumar Gala 		}
319*acbca876SKumar Gala 	}
320*acbca876SKumar Gala 
321*acbca876SKumar Gala 	printf("DRAM test passed.\n");
322*acbca876SKumar Gala 	return 0;
323*acbca876SKumar Gala }
324*acbca876SKumar Gala #endif
325*acbca876SKumar Gala 
326*acbca876SKumar Gala #if defined(CONFIG_PCI)
327*acbca876SKumar Gala #ifndef CONFIG_PCI_PNP
328*acbca876SKumar Gala static struct pci_config_table pci_mpc8568mds_config_table[] = {
329*acbca876SKumar Gala 	{
330*acbca876SKumar Gala 	 PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
331*acbca876SKumar Gala 	 pci_cfgfunc_config_device,
332*acbca876SKumar Gala 	 {PCI_ENET0_IOADDR,
333*acbca876SKumar Gala 	  PCI_ENET0_MEMADDR,
334*acbca876SKumar Gala 	  PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
335*acbca876SKumar Gala 	 },
336*acbca876SKumar Gala 	{}
337*acbca876SKumar Gala };
338*acbca876SKumar Gala #endif
339*acbca876SKumar Gala 
340*acbca876SKumar Gala static struct pci_controller pci1_hose = {
341*acbca876SKumar Gala #ifndef CONFIG_PCI_PNP
342*acbca876SKumar Gala 	config_table: pci_mpc8568mds_config_table,
343*acbca876SKumar Gala #endif
344*acbca876SKumar Gala };
345*acbca876SKumar Gala #endif	/* CONFIG_PCI */
346*acbca876SKumar Gala 
347*acbca876SKumar Gala #ifdef CONFIG_PCIE1
348*acbca876SKumar Gala static struct pci_controller pcie1_hose;
349*acbca876SKumar Gala #endif  /* CONFIG_PCIE1 */
350*acbca876SKumar Gala 
351*acbca876SKumar Gala int first_free_busno = 0;
352*acbca876SKumar Gala 
353*acbca876SKumar Gala /*
354*acbca876SKumar Gala  * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
355*acbca876SKumar Gala  */
356*acbca876SKumar Gala void
357*acbca876SKumar Gala pib_init(void)
358*acbca876SKumar Gala {
359*acbca876SKumar Gala 	u8 val8, orig_i2c_bus;
360*acbca876SKumar Gala 	/*
361*acbca876SKumar Gala 	 * Assign PIB PMC2/3 to PCI bus
362*acbca876SKumar Gala 	 */
363*acbca876SKumar Gala 
364*acbca876SKumar Gala 	/*switch temporarily to I2C bus #2 */
365*acbca876SKumar Gala 	orig_i2c_bus = i2c_get_bus_num();
366*acbca876SKumar Gala 	i2c_set_bus_num(1);
367*acbca876SKumar Gala 
368*acbca876SKumar Gala 	val8 = 0x00;
369*acbca876SKumar Gala 	i2c_write(0x23, 0x6, 1, &val8, 1);
370*acbca876SKumar Gala 	i2c_write(0x23, 0x7, 1, &val8, 1);
371*acbca876SKumar Gala 	val8 = 0xff;
372*acbca876SKumar Gala 	i2c_write(0x23, 0x2, 1, &val8, 1);
373*acbca876SKumar Gala 	i2c_write(0x23, 0x3, 1, &val8, 1);
374*acbca876SKumar Gala 
375*acbca876SKumar Gala 	val8 = 0x00;
376*acbca876SKumar Gala 	i2c_write(0x26, 0x6, 1, &val8, 1);
377*acbca876SKumar Gala 	val8 = 0x34;
378*acbca876SKumar Gala 	i2c_write(0x26, 0x7, 1, &val8, 1);
379*acbca876SKumar Gala 	val8 = 0xf9;
380*acbca876SKumar Gala 	i2c_write(0x26, 0x2, 1, &val8, 1);
381*acbca876SKumar Gala 	val8 = 0xff;
382*acbca876SKumar Gala 	i2c_write(0x26, 0x3, 1, &val8, 1);
383*acbca876SKumar Gala 
384*acbca876SKumar Gala 	val8 = 0x00;
385*acbca876SKumar Gala 	i2c_write(0x27, 0x6, 1, &val8, 1);
386*acbca876SKumar Gala 	i2c_write(0x27, 0x7, 1, &val8, 1);
387*acbca876SKumar Gala 	val8 = 0xff;
388*acbca876SKumar Gala 	i2c_write(0x27, 0x2, 1, &val8, 1);
389*acbca876SKumar Gala 	val8 = 0xef;
390*acbca876SKumar Gala 	i2c_write(0x27, 0x3, 1, &val8, 1);
391*acbca876SKumar Gala 
392*acbca876SKumar Gala 	asm("eieio");
393*acbca876SKumar Gala }
394*acbca876SKumar Gala 
395*acbca876SKumar Gala #ifdef CONFIG_PCI
396*acbca876SKumar Gala void
397*acbca876SKumar Gala pci_init_board(void)
398*acbca876SKumar Gala {
399*acbca876SKumar Gala 	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
400*acbca876SKumar Gala 	uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
401*acbca876SKumar Gala 	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
402*acbca876SKumar Gala 
403*acbca876SKumar Gala #ifdef CONFIG_PCI1
404*acbca876SKumar Gala {
405*acbca876SKumar Gala 	pib_init();
406*acbca876SKumar Gala 
407*acbca876SKumar Gala 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
408*acbca876SKumar Gala 	extern void fsl_pci_init(struct pci_controller *hose);
409*acbca876SKumar Gala 	struct pci_controller *hose = &pci1_hose;
410*acbca876SKumar Gala 
411*acbca876SKumar Gala 	uint pci_32 = 1;      /* PORDEVSR[15] */
412*acbca876SKumar Gala 	uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;       /* PORDEVSR[14] */
413*acbca876SKumar Gala 	uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;   /* PORPLLSR[16] */
414*acbca876SKumar Gala 
415*acbca876SKumar Gala 	uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
416*acbca876SKumar Gala 
417*acbca876SKumar Gala 	uint pci_speed = 66666000;
418*acbca876SKumar Gala 
419*acbca876SKumar Gala 	if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
420*acbca876SKumar Gala 		printf ("    PCI: %d bit, %s MHz, %s, %s, %s\n",
421*acbca876SKumar Gala 			(pci_32) ? 32 : 64,
422*acbca876SKumar Gala 			(pci_speed == 33333000) ? "33" :
423*acbca876SKumar Gala 			(pci_speed == 66666000) ? "66" : "unknown",
424*acbca876SKumar Gala 			pci_clk_sel ? "sync" : "async",
425*acbca876SKumar Gala 			pci_agent ? "agent" : "host",
426*acbca876SKumar Gala 			pci_arb ? "arbiter" : "external-arbiter"
427*acbca876SKumar Gala 			);
428*acbca876SKumar Gala 
429*acbca876SKumar Gala 		/* inbound */
430*acbca876SKumar Gala 		pci_set_region(hose->regions + 0,
431*acbca876SKumar Gala 				CFG_PCI_MEMORY_BUS,
432*acbca876SKumar Gala 				CFG_PCI_MEMORY_PHYS,
433*acbca876SKumar Gala 				CFG_PCI_MEMORY_SIZE,
434*acbca876SKumar Gala 				PCI_REGION_MEM | PCI_REGION_MEMORY);
435*acbca876SKumar Gala 
436*acbca876SKumar Gala 		/* outbound memory */
437*acbca876SKumar Gala 		pci_set_region(hose->regions + 1,
438*acbca876SKumar Gala 				CFG_PCI1_MEM_BASE,
439*acbca876SKumar Gala 				CFG_PCI1_MEM_PHYS,
440*acbca876SKumar Gala 				CFG_PCI1_MEM_SIZE,
441*acbca876SKumar Gala 				PCI_REGION_MEM);
442*acbca876SKumar Gala 
443*acbca876SKumar Gala 		/* outbound io */
444*acbca876SKumar Gala 		pci_set_region(hose->regions + 2,
445*acbca876SKumar Gala 				CFG_PCI1_IO_BASE,
446*acbca876SKumar Gala 				CFG_PCI1_IO_PHYS,
447*acbca876SKumar Gala 				CFG_PCI1_IO_SIZE,
448*acbca876SKumar Gala 				PCI_REGION_IO);
449*acbca876SKumar Gala 
450*acbca876SKumar Gala 		hose->region_count = 3;
451*acbca876SKumar Gala 
452*acbca876SKumar Gala 		hose->first_busno = first_free_busno;
453*acbca876SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
454*acbca876SKumar Gala 
455*acbca876SKumar Gala 		fsl_pci_init(hose);
456*acbca876SKumar Gala 		first_free_busno = hose->last_busno+1;
457*acbca876SKumar Gala 		printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
458*acbca876SKumar Gala 	} else {
459*acbca876SKumar Gala 	printf ("    PCI: disabled\n");
460*acbca876SKumar Gala 	}
461*acbca876SKumar Gala }
462*acbca876SKumar Gala #else
463*acbca876SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
464*acbca876SKumar Gala #endif
465*acbca876SKumar Gala 
466*acbca876SKumar Gala #ifdef CONFIG_PCIE1
467*acbca876SKumar Gala {
468*acbca876SKumar Gala 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
469*acbca876SKumar Gala 	extern void fsl_pci_init(struct pci_controller *hose);
470*acbca876SKumar Gala 	struct pci_controller *hose = &pcie1_hose;
471*acbca876SKumar Gala 	int pcie_ep =  (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
472*acbca876SKumar Gala 
473*acbca876SKumar Gala 	int pcie_configured  = io_sel >= 1;
474*acbca876SKumar Gala 
475*acbca876SKumar Gala 	if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
476*acbca876SKumar Gala 		printf ("\n    PCIE connected to slot as %s (base address %x)",
477*acbca876SKumar Gala 			pcie_ep ? "End Point" : "Root Complex",
478*acbca876SKumar Gala 			(uint)pci);
479*acbca876SKumar Gala 
480*acbca876SKumar Gala 		if (pci->pme_msg_det) {
481*acbca876SKumar Gala 			pci->pme_msg_det = 0xffffffff;
482*acbca876SKumar Gala 			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
483*acbca876SKumar Gala 		}
484*acbca876SKumar Gala 		printf ("\n");
485*acbca876SKumar Gala 
486*acbca876SKumar Gala 		/* inbound */
487*acbca876SKumar Gala 		pci_set_region(hose->regions + 0,
488*acbca876SKumar Gala 				CFG_PCI_MEMORY_BUS,
489*acbca876SKumar Gala 				CFG_PCI_MEMORY_PHYS,
490*acbca876SKumar Gala 				CFG_PCI_MEMORY_SIZE,
491*acbca876SKumar Gala 				PCI_REGION_MEM | PCI_REGION_MEMORY);
492*acbca876SKumar Gala 
493*acbca876SKumar Gala 		/* outbound memory */
494*acbca876SKumar Gala 		pci_set_region(hose->regions + 1,
495*acbca876SKumar Gala 				CFG_PCIE1_MEM_BASE,
496*acbca876SKumar Gala 				CFG_PCIE1_MEM_PHYS,
497*acbca876SKumar Gala 				CFG_PCIE1_MEM_SIZE,
498*acbca876SKumar Gala 				PCI_REGION_MEM);
499*acbca876SKumar Gala 
500*acbca876SKumar Gala 		/* outbound io */
501*acbca876SKumar Gala 		pci_set_region(hose->regions + 2,
502*acbca876SKumar Gala 				CFG_PCIE1_IO_BASE,
503*acbca876SKumar Gala 				CFG_PCIE1_IO_PHYS,
504*acbca876SKumar Gala 				CFG_PCIE1_IO_SIZE,
505*acbca876SKumar Gala 				PCI_REGION_IO);
506*acbca876SKumar Gala 
507*acbca876SKumar Gala 		hose->region_count = 3;
508*acbca876SKumar Gala 
509*acbca876SKumar Gala 		hose->first_busno=first_free_busno;
510*acbca876SKumar Gala 		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
511*acbca876SKumar Gala 
512*acbca876SKumar Gala 		fsl_pci_init(hose);
513*acbca876SKumar Gala 		printf ("PCIE on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
514*acbca876SKumar Gala 
515*acbca876SKumar Gala 		first_free_busno=hose->last_busno+1;
516*acbca876SKumar Gala 
517*acbca876SKumar Gala 	} else {
518*acbca876SKumar Gala 		printf ("    PCIE: disabled\n");
519*acbca876SKumar Gala 	}
520*acbca876SKumar Gala }
521*acbca876SKumar Gala #else
522*acbca876SKumar Gala 	gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
523*acbca876SKumar Gala #endif
524*acbca876SKumar Gala }
525*acbca876SKumar Gala #endif /* CONFIG_PCI */
526*acbca876SKumar Gala 
527*acbca876SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP)
528*acbca876SKumar Gala void
529*acbca876SKumar Gala ft_board_setup(void *blob, bd_t *bd)
530*acbca876SKumar Gala {
531*acbca876SKumar Gala 	int node, tmp[2];
532*acbca876SKumar Gala 	const char *path;
533*acbca876SKumar Gala 
534*acbca876SKumar Gala 	ft_cpu_setup(blob, bd);
535*acbca876SKumar Gala 
536*acbca876SKumar Gala 	node = fdt_path_offset(blob, "/aliases");
537*acbca876SKumar Gala 	tmp[0] = 0;
538*acbca876SKumar Gala 	if (node >= 0) {
539*acbca876SKumar Gala #ifdef CONFIG_PCI1
540*acbca876SKumar Gala 		path = fdt_getprop(blob, node, "pci0", NULL);
541*acbca876SKumar Gala 		if (path) {
542*acbca876SKumar Gala 			tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
543*acbca876SKumar Gala 			do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
544*acbca876SKumar Gala 		}
545*acbca876SKumar Gala #endif
546*acbca876SKumar Gala #ifdef CONFIG_PCIE1
547*acbca876SKumar Gala 		path = fdt_getprop(blob, node, "pci1", NULL);
548*acbca876SKumar Gala 		if (path) {
549*acbca876SKumar Gala 			tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
550*acbca876SKumar Gala 			do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
551*acbca876SKumar Gala 		}
552*acbca876SKumar Gala #endif
553*acbca876SKumar Gala 	}
554*acbca876SKumar Gala }
555*acbca876SKumar Gala #endif
556