1acbca876SKumar Gala /* 2acbca876SKumar Gala * Copyright 2007 Freescale Semiconductor. 3acbca876SKumar Gala * 4acbca876SKumar Gala * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> 5acbca876SKumar Gala * 6acbca876SKumar Gala * See file CREDITS for list of people who contributed to this 7acbca876SKumar Gala * project. 8acbca876SKumar Gala * 9acbca876SKumar Gala * This program is free software; you can redistribute it and/or 10acbca876SKumar Gala * modify it under the terms of the GNU General Public License as 11acbca876SKumar Gala * published by the Free Software Foundation; either version 2 of 12acbca876SKumar Gala * the License, or (at your option) any later version. 13acbca876SKumar Gala * 14acbca876SKumar Gala * This program is distributed in the hope that it will be useful, 15acbca876SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 16acbca876SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17acbca876SKumar Gala * GNU General Public License for more details. 18acbca876SKumar Gala * 19acbca876SKumar Gala * You should have received a copy of the GNU General Public License 20acbca876SKumar Gala * along with this program; if not, write to the Free Software 21acbca876SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22acbca876SKumar Gala * MA 02111-1307 USA 23acbca876SKumar Gala */ 24acbca876SKumar Gala 25acbca876SKumar Gala #include <common.h> 26acbca876SKumar Gala #include <pci.h> 27acbca876SKumar Gala #include <asm/processor.h> 28acbca876SKumar Gala #include <asm/immap_85xx.h> 29acbca876SKumar Gala #include <asm/immap_fsl_pci.h> 30acbca876SKumar Gala #include <spd.h> 31acbca876SKumar Gala #include <i2c.h> 32acbca876SKumar Gala #include <ioports.h> 33acbca876SKumar Gala #include <libfdt.h> 34acbca876SKumar Gala #include <fdt_support.h> 35acbca876SKumar Gala 36acbca876SKumar Gala #include "bcsr.h" 37acbca876SKumar Gala 38acbca876SKumar Gala const qe_iop_conf_t qe_iop_conf_tab[] = { 39acbca876SKumar Gala /* GETH1 */ 40acbca876SKumar Gala {4, 10, 1, 0, 2}, /* TxD0 */ 41acbca876SKumar Gala {4, 9, 1, 0, 2}, /* TxD1 */ 42acbca876SKumar Gala {4, 8, 1, 0, 2}, /* TxD2 */ 43acbca876SKumar Gala {4, 7, 1, 0, 2}, /* TxD3 */ 44acbca876SKumar Gala {4, 23, 1, 0, 2}, /* TxD4 */ 45acbca876SKumar Gala {4, 22, 1, 0, 2}, /* TxD5 */ 46acbca876SKumar Gala {4, 21, 1, 0, 2}, /* TxD6 */ 47acbca876SKumar Gala {4, 20, 1, 0, 2}, /* TxD7 */ 48acbca876SKumar Gala {4, 15, 2, 0, 2}, /* RxD0 */ 49acbca876SKumar Gala {4, 14, 2, 0, 2}, /* RxD1 */ 50acbca876SKumar Gala {4, 13, 2, 0, 2}, /* RxD2 */ 51acbca876SKumar Gala {4, 12, 2, 0, 2}, /* RxD3 */ 52acbca876SKumar Gala {4, 29, 2, 0, 2}, /* RxD4 */ 53acbca876SKumar Gala {4, 28, 2, 0, 2}, /* RxD5 */ 54acbca876SKumar Gala {4, 27, 2, 0, 2}, /* RxD6 */ 55acbca876SKumar Gala {4, 26, 2, 0, 2}, /* RxD7 */ 56acbca876SKumar Gala {4, 11, 1, 0, 2}, /* TX_EN */ 57acbca876SKumar Gala {4, 24, 1, 0, 2}, /* TX_ER */ 58acbca876SKumar Gala {4, 16, 2, 0, 2}, /* RX_DV */ 59acbca876SKumar Gala {4, 30, 2, 0, 2}, /* RX_ER */ 60acbca876SKumar Gala {4, 17, 2, 0, 2}, /* RX_CLK */ 61acbca876SKumar Gala {4, 19, 1, 0, 2}, /* GTX_CLK */ 62acbca876SKumar Gala {1, 31, 2, 0, 3}, /* GTX125 */ 63acbca876SKumar Gala 64acbca876SKumar Gala /* GETH2 */ 65acbca876SKumar Gala {5, 10, 1, 0, 2}, /* TxD0 */ 66acbca876SKumar Gala {5, 9, 1, 0, 2}, /* TxD1 */ 67acbca876SKumar Gala {5, 8, 1, 0, 2}, /* TxD2 */ 68acbca876SKumar Gala {5, 7, 1, 0, 2}, /* TxD3 */ 69acbca876SKumar Gala {5, 23, 1, 0, 2}, /* TxD4 */ 70acbca876SKumar Gala {5, 22, 1, 0, 2}, /* TxD5 */ 71acbca876SKumar Gala {5, 21, 1, 0, 2}, /* TxD6 */ 72acbca876SKumar Gala {5, 20, 1, 0, 2}, /* TxD7 */ 73acbca876SKumar Gala {5, 15, 2, 0, 2}, /* RxD0 */ 74acbca876SKumar Gala {5, 14, 2, 0, 2}, /* RxD1 */ 75acbca876SKumar Gala {5, 13, 2, 0, 2}, /* RxD2 */ 76acbca876SKumar Gala {5, 12, 2, 0, 2}, /* RxD3 */ 77acbca876SKumar Gala {5, 29, 2, 0, 2}, /* RxD4 */ 78acbca876SKumar Gala {5, 28, 2, 0, 2}, /* RxD5 */ 79acbca876SKumar Gala {5, 27, 2, 0, 3}, /* RxD6 */ 80acbca876SKumar Gala {5, 26, 2, 0, 2}, /* RxD7 */ 81acbca876SKumar Gala {5, 11, 1, 0, 2}, /* TX_EN */ 82acbca876SKumar Gala {5, 24, 1, 0, 2}, /* TX_ER */ 83acbca876SKumar Gala {5, 16, 2, 0, 2}, /* RX_DV */ 84acbca876SKumar Gala {5, 30, 2, 0, 2}, /* RX_ER */ 85acbca876SKumar Gala {5, 17, 2, 0, 2}, /* RX_CLK */ 86acbca876SKumar Gala {5, 19, 1, 0, 2}, /* GTX_CLK */ 87acbca876SKumar Gala {1, 31, 2, 0, 3}, /* GTX125 */ 88acbca876SKumar Gala {4, 6, 3, 0, 2}, /* MDIO */ 89acbca876SKumar Gala {4, 5, 1, 0, 2}, /* MDC */ 90*64d4bcb0SAnton Vorontsov 91*64d4bcb0SAnton Vorontsov /* UART1 */ 92*64d4bcb0SAnton Vorontsov {2, 0, 1, 0, 2}, /* UART_SOUT1 */ 93*64d4bcb0SAnton Vorontsov {2, 1, 1, 0, 2}, /* UART_RTS1 */ 94*64d4bcb0SAnton Vorontsov {2, 2, 2, 0, 2}, /* UART_CTS1 */ 95*64d4bcb0SAnton Vorontsov {2, 3, 2, 0, 2}, /* UART_SIN1 */ 96*64d4bcb0SAnton Vorontsov 97acbca876SKumar Gala {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */ 98acbca876SKumar Gala }; 99acbca876SKumar Gala 100acbca876SKumar Gala 101acbca876SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 102acbca876SKumar Gala extern void ddr_enable_ecc(unsigned int dram_size); 103acbca876SKumar Gala #endif 104acbca876SKumar Gala 105acbca876SKumar Gala extern long int spd_sdram(void); 106acbca876SKumar Gala 107acbca876SKumar Gala void local_bus_init(void); 108acbca876SKumar Gala void sdram_init(void); 109acbca876SKumar Gala 110acbca876SKumar Gala int board_early_init_f (void) 111acbca876SKumar Gala { 112acbca876SKumar Gala /* 113acbca876SKumar Gala * Initialize local bus. 114acbca876SKumar Gala */ 115acbca876SKumar Gala local_bus_init (); 116acbca876SKumar Gala 117acbca876SKumar Gala enable_8568mds_duart(); 118acbca876SKumar Gala enable_8568mds_flash_write(); 119ad162249SAnton Vorontsov #if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2) 120ad162249SAnton Vorontsov reset_8568mds_uccs(); 121ad162249SAnton Vorontsov #endif 122acbca876SKumar Gala #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS) 123acbca876SKumar Gala enable_8568mds_qe_mdio(); 124acbca876SKumar Gala #endif 125acbca876SKumar Gala 126acbca876SKumar Gala #ifdef CFG_I2C2_OFFSET 127acbca876SKumar Gala /* Enable I2C2_SCL and I2C2_SDA */ 128acbca876SKumar Gala volatile struct par_io *port_c; 129acbca876SKumar Gala port_c = (struct par_io*)(CFG_IMMR + 0xe0140); 130acbca876SKumar Gala port_c->cpdir2 |= 0x0f000000; 131acbca876SKumar Gala port_c->cppar2 &= ~0x0f000000; 132acbca876SKumar Gala port_c->cppar2 |= 0x0a000000; 133acbca876SKumar Gala #endif 134acbca876SKumar Gala 135acbca876SKumar Gala return 0; 136acbca876SKumar Gala } 137acbca876SKumar Gala 138acbca876SKumar Gala int checkboard (void) 139acbca876SKumar Gala { 140acbca876SKumar Gala printf ("Board: 8568 MDS\n"); 141acbca876SKumar Gala 142acbca876SKumar Gala return 0; 143acbca876SKumar Gala } 144acbca876SKumar Gala 145acbca876SKumar Gala long int 146acbca876SKumar Gala initdram(int board_type) 147acbca876SKumar Gala { 148acbca876SKumar Gala long dram_size = 0; 149acbca876SKumar Gala 150acbca876SKumar Gala puts("Initializing\n"); 151acbca876SKumar Gala 152acbca876SKumar Gala #if defined(CONFIG_DDR_DLL) 153acbca876SKumar Gala { 154acbca876SKumar Gala /* 155acbca876SKumar Gala * Work around to stabilize DDR DLL MSYNC_IN. 156acbca876SKumar Gala * Errata DDR9 seems to have been fixed. 157acbca876SKumar Gala * This is now the workaround for Errata DDR11: 158acbca876SKumar Gala * Override DLL = 1, Course Adj = 1, Tap Select = 0 159acbca876SKumar Gala */ 160acbca876SKumar Gala 161acbca876SKumar Gala volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 162acbca876SKumar Gala 163acbca876SKumar Gala gur->ddrdllcr = 0x81000000; 164acbca876SKumar Gala asm("sync;isync;msync"); 165acbca876SKumar Gala udelay(200); 166acbca876SKumar Gala } 167acbca876SKumar Gala #endif 168acbca876SKumar Gala dram_size = spd_sdram(); 169acbca876SKumar Gala 170acbca876SKumar Gala #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 171acbca876SKumar Gala /* 172acbca876SKumar Gala * Initialize and enable DDR ECC. 173acbca876SKumar Gala */ 174acbca876SKumar Gala ddr_enable_ecc(dram_size); 175acbca876SKumar Gala #endif 176acbca876SKumar Gala /* 177acbca876SKumar Gala * SDRAM Initialization 178acbca876SKumar Gala */ 179acbca876SKumar Gala sdram_init(); 180acbca876SKumar Gala 181acbca876SKumar Gala puts(" DDR: "); 182acbca876SKumar Gala return dram_size; 183acbca876SKumar Gala } 184acbca876SKumar Gala 185acbca876SKumar Gala /* 186acbca876SKumar Gala * Initialize Local Bus 187acbca876SKumar Gala */ 188acbca876SKumar Gala void 189acbca876SKumar Gala local_bus_init(void) 190acbca876SKumar Gala { 191acbca876SKumar Gala volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 192acbca876SKumar Gala volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); 193acbca876SKumar Gala 194acbca876SKumar Gala uint clkdiv; 195acbca876SKumar Gala uint lbc_hz; 196acbca876SKumar Gala sys_info_t sysinfo; 197acbca876SKumar Gala 198acbca876SKumar Gala get_sys_info(&sysinfo); 199acbca876SKumar Gala clkdiv = (lbc->lcrr & 0x0f) * 2; 200acbca876SKumar Gala lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv; 201acbca876SKumar Gala 202acbca876SKumar Gala gur->lbiuiplldcr1 = 0x00078080; 203acbca876SKumar Gala if (clkdiv == 16) { 204acbca876SKumar Gala gur->lbiuiplldcr0 = 0x7c0f1bf0; 205acbca876SKumar Gala } else if (clkdiv == 8) { 206acbca876SKumar Gala gur->lbiuiplldcr0 = 0x6c0f1bf0; 207acbca876SKumar Gala } else if (clkdiv == 4) { 208acbca876SKumar Gala gur->lbiuiplldcr0 = 0x5c0f1bf0; 209acbca876SKumar Gala } 210acbca876SKumar Gala 211acbca876SKumar Gala lbc->lcrr |= 0x00030000; 212acbca876SKumar Gala 213acbca876SKumar Gala asm("sync;isync;msync"); 214acbca876SKumar Gala } 215acbca876SKumar Gala 216acbca876SKumar Gala /* 217acbca876SKumar Gala * Initialize SDRAM memory on the Local Bus. 218acbca876SKumar Gala */ 219acbca876SKumar Gala void 220acbca876SKumar Gala sdram_init(void) 221acbca876SKumar Gala { 222acbca876SKumar Gala #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM) 223acbca876SKumar Gala 224acbca876SKumar Gala uint idx; 225acbca876SKumar Gala volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); 226acbca876SKumar Gala uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE; 227acbca876SKumar Gala uint lsdmr_common; 228acbca876SKumar Gala 229acbca876SKumar Gala puts(" SDRAM: "); 230acbca876SKumar Gala 231acbca876SKumar Gala print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n"); 232acbca876SKumar Gala 233acbca876SKumar Gala /* 234acbca876SKumar Gala * Setup SDRAM Base and Option Registers 235acbca876SKumar Gala */ 236acbca876SKumar Gala lbc->or2 = CFG_OR2_PRELIM; 237acbca876SKumar Gala asm("msync"); 238acbca876SKumar Gala 239acbca876SKumar Gala lbc->br2 = CFG_BR2_PRELIM; 240acbca876SKumar Gala asm("msync"); 241acbca876SKumar Gala 242acbca876SKumar Gala lbc->lbcr = CFG_LBC_LBCR; 243acbca876SKumar Gala asm("msync"); 244acbca876SKumar Gala 245acbca876SKumar Gala 246acbca876SKumar Gala lbc->lsrt = CFG_LBC_LSRT; 247acbca876SKumar Gala lbc->mrtpr = CFG_LBC_MRTPR; 248acbca876SKumar Gala asm("msync"); 249acbca876SKumar Gala 250acbca876SKumar Gala /* 251acbca876SKumar Gala * MPC8568 uses "new" 15-16 style addressing. 252acbca876SKumar Gala */ 253acbca876SKumar Gala lsdmr_common = CFG_LBC_LSDMR_COMMON; 254acbca876SKumar Gala lsdmr_common |= CFG_LBC_LSDMR_BSMA1516; 255acbca876SKumar Gala 256acbca876SKumar Gala /* 257acbca876SKumar Gala * Issue PRECHARGE ALL command. 258acbca876SKumar Gala */ 259acbca876SKumar Gala lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL; 260acbca876SKumar Gala asm("sync;msync"); 261acbca876SKumar Gala *sdram_addr = 0xff; 262acbca876SKumar Gala ppcDcbf((unsigned long) sdram_addr); 263acbca876SKumar Gala udelay(100); 264acbca876SKumar Gala 265acbca876SKumar Gala /* 266acbca876SKumar Gala * Issue 8 AUTO REFRESH commands. 267acbca876SKumar Gala */ 268acbca876SKumar Gala for (idx = 0; idx < 8; idx++) { 269acbca876SKumar Gala lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH; 270acbca876SKumar Gala asm("sync;msync"); 271acbca876SKumar Gala *sdram_addr = 0xff; 272acbca876SKumar Gala ppcDcbf((unsigned long) sdram_addr); 273acbca876SKumar Gala udelay(100); 274acbca876SKumar Gala } 275acbca876SKumar Gala 276acbca876SKumar Gala /* 277acbca876SKumar Gala * Issue 8 MODE-set command. 278acbca876SKumar Gala */ 279acbca876SKumar Gala lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW; 280acbca876SKumar Gala asm("sync;msync"); 281acbca876SKumar Gala *sdram_addr = 0xff; 282acbca876SKumar Gala ppcDcbf((unsigned long) sdram_addr); 283acbca876SKumar Gala udelay(100); 284acbca876SKumar Gala 285acbca876SKumar Gala /* 286acbca876SKumar Gala * Issue NORMAL OP command. 287acbca876SKumar Gala */ 288acbca876SKumar Gala lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL; 289acbca876SKumar Gala asm("sync;msync"); 290acbca876SKumar Gala *sdram_addr = 0xff; 291acbca876SKumar Gala ppcDcbf((unsigned long) sdram_addr); 292acbca876SKumar Gala udelay(200); /* Overkill. Must wait > 200 bus cycles */ 293acbca876SKumar Gala 294acbca876SKumar Gala #endif /* enable SDRAM init */ 295acbca876SKumar Gala } 296acbca876SKumar Gala 297acbca876SKumar Gala #if defined(CFG_DRAM_TEST) 298acbca876SKumar Gala int 299acbca876SKumar Gala testdram(void) 300acbca876SKumar Gala { 301acbca876SKumar Gala uint *pstart = (uint *) CFG_MEMTEST_START; 302acbca876SKumar Gala uint *pend = (uint *) CFG_MEMTEST_END; 303acbca876SKumar Gala uint *p; 304acbca876SKumar Gala 305acbca876SKumar Gala printf("Testing DRAM from 0x%08x to 0x%08x\n", 306acbca876SKumar Gala CFG_MEMTEST_START, 307acbca876SKumar Gala CFG_MEMTEST_END); 308acbca876SKumar Gala 309acbca876SKumar Gala printf("DRAM test phase 1:\n"); 310acbca876SKumar Gala for (p = pstart; p < pend; p++) 311acbca876SKumar Gala *p = 0xaaaaaaaa; 312acbca876SKumar Gala 313acbca876SKumar Gala for (p = pstart; p < pend; p++) { 314acbca876SKumar Gala if (*p != 0xaaaaaaaa) { 315acbca876SKumar Gala printf ("DRAM test fails at: %08x\n", (uint) p); 316acbca876SKumar Gala return 1; 317acbca876SKumar Gala } 318acbca876SKumar Gala } 319acbca876SKumar Gala 320acbca876SKumar Gala printf("DRAM test phase 2:\n"); 321acbca876SKumar Gala for (p = pstart; p < pend; p++) 322acbca876SKumar Gala *p = 0x55555555; 323acbca876SKumar Gala 324acbca876SKumar Gala for (p = pstart; p < pend; p++) { 325acbca876SKumar Gala if (*p != 0x55555555) { 326acbca876SKumar Gala printf ("DRAM test fails at: %08x\n", (uint) p); 327acbca876SKumar Gala return 1; 328acbca876SKumar Gala } 329acbca876SKumar Gala } 330acbca876SKumar Gala 331acbca876SKumar Gala printf("DRAM test passed.\n"); 332acbca876SKumar Gala return 0; 333acbca876SKumar Gala } 334acbca876SKumar Gala #endif 335acbca876SKumar Gala 336acbca876SKumar Gala #if defined(CONFIG_PCI) 337acbca876SKumar Gala #ifndef CONFIG_PCI_PNP 338acbca876SKumar Gala static struct pci_config_table pci_mpc8568mds_config_table[] = { 339acbca876SKumar Gala { 340acbca876SKumar Gala PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 341acbca876SKumar Gala pci_cfgfunc_config_device, 342acbca876SKumar Gala {PCI_ENET0_IOADDR, 343acbca876SKumar Gala PCI_ENET0_MEMADDR, 344acbca876SKumar Gala PCI_COMMON_MEMORY | PCI_COMMAND_MASTER} 345acbca876SKumar Gala }, 346acbca876SKumar Gala {} 347acbca876SKumar Gala }; 348acbca876SKumar Gala #endif 349acbca876SKumar Gala 350acbca876SKumar Gala static struct pci_controller pci1_hose = { 351acbca876SKumar Gala #ifndef CONFIG_PCI_PNP 352acbca876SKumar Gala config_table: pci_mpc8568mds_config_table, 353acbca876SKumar Gala #endif 354acbca876SKumar Gala }; 355acbca876SKumar Gala #endif /* CONFIG_PCI */ 356acbca876SKumar Gala 357acbca876SKumar Gala #ifdef CONFIG_PCIE1 358acbca876SKumar Gala static struct pci_controller pcie1_hose; 359acbca876SKumar Gala #endif /* CONFIG_PCIE1 */ 360acbca876SKumar Gala 361acbca876SKumar Gala int first_free_busno = 0; 362acbca876SKumar Gala 363acbca876SKumar Gala /* 364acbca876SKumar Gala * pib_init() -- Initialize the PCA9555 IO expander on the PIB board 365acbca876SKumar Gala */ 366acbca876SKumar Gala void 367acbca876SKumar Gala pib_init(void) 368acbca876SKumar Gala { 369acbca876SKumar Gala u8 val8, orig_i2c_bus; 370acbca876SKumar Gala /* 371acbca876SKumar Gala * Assign PIB PMC2/3 to PCI bus 372acbca876SKumar Gala */ 373acbca876SKumar Gala 374acbca876SKumar Gala /*switch temporarily to I2C bus #2 */ 375acbca876SKumar Gala orig_i2c_bus = i2c_get_bus_num(); 376acbca876SKumar Gala i2c_set_bus_num(1); 377acbca876SKumar Gala 378acbca876SKumar Gala val8 = 0x00; 379acbca876SKumar Gala i2c_write(0x23, 0x6, 1, &val8, 1); 380acbca876SKumar Gala i2c_write(0x23, 0x7, 1, &val8, 1); 381acbca876SKumar Gala val8 = 0xff; 382acbca876SKumar Gala i2c_write(0x23, 0x2, 1, &val8, 1); 383acbca876SKumar Gala i2c_write(0x23, 0x3, 1, &val8, 1); 384acbca876SKumar Gala 385acbca876SKumar Gala val8 = 0x00; 386acbca876SKumar Gala i2c_write(0x26, 0x6, 1, &val8, 1); 387acbca876SKumar Gala val8 = 0x34; 388acbca876SKumar Gala i2c_write(0x26, 0x7, 1, &val8, 1); 389acbca876SKumar Gala val8 = 0xf9; 390acbca876SKumar Gala i2c_write(0x26, 0x2, 1, &val8, 1); 391acbca876SKumar Gala val8 = 0xff; 392acbca876SKumar Gala i2c_write(0x26, 0x3, 1, &val8, 1); 393acbca876SKumar Gala 394acbca876SKumar Gala val8 = 0x00; 395acbca876SKumar Gala i2c_write(0x27, 0x6, 1, &val8, 1); 396acbca876SKumar Gala i2c_write(0x27, 0x7, 1, &val8, 1); 397acbca876SKumar Gala val8 = 0xff; 398acbca876SKumar Gala i2c_write(0x27, 0x2, 1, &val8, 1); 399acbca876SKumar Gala val8 = 0xef; 400acbca876SKumar Gala i2c_write(0x27, 0x3, 1, &val8, 1); 401acbca876SKumar Gala 402acbca876SKumar Gala asm("eieio"); 403acbca876SKumar Gala } 404acbca876SKumar Gala 405acbca876SKumar Gala #ifdef CONFIG_PCI 406acbca876SKumar Gala void 407acbca876SKumar Gala pci_init_board(void) 408acbca876SKumar Gala { 409acbca876SKumar Gala volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 410acbca876SKumar Gala uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; 411acbca876SKumar Gala uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; 412acbca876SKumar Gala 413acbca876SKumar Gala #ifdef CONFIG_PCI1 414acbca876SKumar Gala { 415acbca876SKumar Gala pib_init(); 416acbca876SKumar Gala 417acbca876SKumar Gala volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR; 418acbca876SKumar Gala extern void fsl_pci_init(struct pci_controller *hose); 419acbca876SKumar Gala struct pci_controller *hose = &pci1_hose; 420acbca876SKumar Gala 421acbca876SKumar Gala uint pci_32 = 1; /* PORDEVSR[15] */ 422acbca876SKumar Gala uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */ 423acbca876SKumar Gala uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */ 424acbca876SKumar Gala 425acbca876SKumar Gala uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6); 426acbca876SKumar Gala 427acbca876SKumar Gala uint pci_speed = 66666000; 428acbca876SKumar Gala 429acbca876SKumar Gala if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) { 430acbca876SKumar Gala printf (" PCI: %d bit, %s MHz, %s, %s, %s\n", 431acbca876SKumar Gala (pci_32) ? 32 : 64, 432acbca876SKumar Gala (pci_speed == 33333000) ? "33" : 433acbca876SKumar Gala (pci_speed == 66666000) ? "66" : "unknown", 434acbca876SKumar Gala pci_clk_sel ? "sync" : "async", 435acbca876SKumar Gala pci_agent ? "agent" : "host", 436acbca876SKumar Gala pci_arb ? "arbiter" : "external-arbiter" 437acbca876SKumar Gala ); 438acbca876SKumar Gala 439acbca876SKumar Gala /* inbound */ 440acbca876SKumar Gala pci_set_region(hose->regions + 0, 441acbca876SKumar Gala CFG_PCI_MEMORY_BUS, 442acbca876SKumar Gala CFG_PCI_MEMORY_PHYS, 443acbca876SKumar Gala CFG_PCI_MEMORY_SIZE, 444acbca876SKumar Gala PCI_REGION_MEM | PCI_REGION_MEMORY); 445acbca876SKumar Gala 446acbca876SKumar Gala /* outbound memory */ 447acbca876SKumar Gala pci_set_region(hose->regions + 1, 448acbca876SKumar Gala CFG_PCI1_MEM_BASE, 449acbca876SKumar Gala CFG_PCI1_MEM_PHYS, 450acbca876SKumar Gala CFG_PCI1_MEM_SIZE, 451acbca876SKumar Gala PCI_REGION_MEM); 452acbca876SKumar Gala 453acbca876SKumar Gala /* outbound io */ 454acbca876SKumar Gala pci_set_region(hose->regions + 2, 455acbca876SKumar Gala CFG_PCI1_IO_BASE, 456acbca876SKumar Gala CFG_PCI1_IO_PHYS, 457acbca876SKumar Gala CFG_PCI1_IO_SIZE, 458acbca876SKumar Gala PCI_REGION_IO); 459acbca876SKumar Gala 460acbca876SKumar Gala hose->region_count = 3; 461acbca876SKumar Gala 462acbca876SKumar Gala hose->first_busno = first_free_busno; 463acbca876SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 464acbca876SKumar Gala 465acbca876SKumar Gala fsl_pci_init(hose); 466acbca876SKumar Gala first_free_busno = hose->last_busno+1; 467acbca876SKumar Gala printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno); 468acbca876SKumar Gala } else { 469acbca876SKumar Gala printf (" PCI: disabled\n"); 470acbca876SKumar Gala } 471acbca876SKumar Gala } 472acbca876SKumar Gala #else 473acbca876SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */ 474acbca876SKumar Gala #endif 475acbca876SKumar Gala 476acbca876SKumar Gala #ifdef CONFIG_PCIE1 477acbca876SKumar Gala { 478acbca876SKumar Gala volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR; 479acbca876SKumar Gala extern void fsl_pci_init(struct pci_controller *hose); 480acbca876SKumar Gala struct pci_controller *hose = &pcie1_hose; 481acbca876SKumar Gala int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3); 482acbca876SKumar Gala 483acbca876SKumar Gala int pcie_configured = io_sel >= 1; 484acbca876SKumar Gala 485acbca876SKumar Gala if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){ 486acbca876SKumar Gala printf ("\n PCIE connected to slot as %s (base address %x)", 487acbca876SKumar Gala pcie_ep ? "End Point" : "Root Complex", 488acbca876SKumar Gala (uint)pci); 489acbca876SKumar Gala 490acbca876SKumar Gala if (pci->pme_msg_det) { 491acbca876SKumar Gala pci->pme_msg_det = 0xffffffff; 492acbca876SKumar Gala debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); 493acbca876SKumar Gala } 494acbca876SKumar Gala printf ("\n"); 495acbca876SKumar Gala 496acbca876SKumar Gala /* inbound */ 497acbca876SKumar Gala pci_set_region(hose->regions + 0, 498acbca876SKumar Gala CFG_PCI_MEMORY_BUS, 499acbca876SKumar Gala CFG_PCI_MEMORY_PHYS, 500acbca876SKumar Gala CFG_PCI_MEMORY_SIZE, 501acbca876SKumar Gala PCI_REGION_MEM | PCI_REGION_MEMORY); 502acbca876SKumar Gala 503acbca876SKumar Gala /* outbound memory */ 504acbca876SKumar Gala pci_set_region(hose->regions + 1, 505acbca876SKumar Gala CFG_PCIE1_MEM_BASE, 506acbca876SKumar Gala CFG_PCIE1_MEM_PHYS, 507acbca876SKumar Gala CFG_PCIE1_MEM_SIZE, 508acbca876SKumar Gala PCI_REGION_MEM); 509acbca876SKumar Gala 510acbca876SKumar Gala /* outbound io */ 511acbca876SKumar Gala pci_set_region(hose->regions + 2, 512acbca876SKumar Gala CFG_PCIE1_IO_BASE, 513acbca876SKumar Gala CFG_PCIE1_IO_PHYS, 514acbca876SKumar Gala CFG_PCIE1_IO_SIZE, 515acbca876SKumar Gala PCI_REGION_IO); 516acbca876SKumar Gala 517acbca876SKumar Gala hose->region_count = 3; 518acbca876SKumar Gala 519acbca876SKumar Gala hose->first_busno=first_free_busno; 520acbca876SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 521acbca876SKumar Gala 522acbca876SKumar Gala fsl_pci_init(hose); 523acbca876SKumar Gala printf ("PCIE on bus %02x - %02x\n",hose->first_busno,hose->last_busno); 524acbca876SKumar Gala 525acbca876SKumar Gala first_free_busno=hose->last_busno+1; 526acbca876SKumar Gala 527acbca876SKumar Gala } else { 528acbca876SKumar Gala printf (" PCIE: disabled\n"); 529acbca876SKumar Gala } 530acbca876SKumar Gala } 531acbca876SKumar Gala #else 532acbca876SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */ 533acbca876SKumar Gala #endif 534acbca876SKumar Gala } 535acbca876SKumar Gala #endif /* CONFIG_PCI */ 536acbca876SKumar Gala 537acbca876SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP) 538acbca876SKumar Gala void 539acbca876SKumar Gala ft_board_setup(void *blob, bd_t *bd) 540acbca876SKumar Gala { 541acbca876SKumar Gala int node, tmp[2]; 542acbca876SKumar Gala const char *path; 543acbca876SKumar Gala 544acbca876SKumar Gala ft_cpu_setup(blob, bd); 545acbca876SKumar Gala 546acbca876SKumar Gala node = fdt_path_offset(blob, "/aliases"); 547acbca876SKumar Gala tmp[0] = 0; 548acbca876SKumar Gala if (node >= 0) { 549acbca876SKumar Gala #ifdef CONFIG_PCI1 550acbca876SKumar Gala path = fdt_getprop(blob, node, "pci0", NULL); 551acbca876SKumar Gala if (path) { 552acbca876SKumar Gala tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno; 553acbca876SKumar Gala do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); 554acbca876SKumar Gala } 555acbca876SKumar Gala #endif 556acbca876SKumar Gala #ifdef CONFIG_PCIE1 557acbca876SKumar Gala path = fdt_getprop(blob, node, "pci1", NULL); 558acbca876SKumar Gala if (path) { 559acbca876SKumar Gala tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno; 560acbca876SKumar Gala do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); 561acbca876SKumar Gala } 562acbca876SKumar Gala #endif 563acbca876SKumar Gala } 564acbca876SKumar Gala } 565acbca876SKumar Gala #endif 566