xref: /rk3399_rockchip-uboot/board/freescale/mpc8548cds/mpc8548cds.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1415a613bSKumar Gala /*
2b813cbe9SZhao Chenhui  * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
3415a613bSKumar Gala  *
4415a613bSKumar Gala  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5415a613bSKumar Gala  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7415a613bSKumar Gala  */
8415a613bSKumar Gala 
9415a613bSKumar Gala #include <common.h>
10415a613bSKumar Gala #include <pci.h>
11415a613bSKumar Gala #include <asm/processor.h>
12e31d2c1eSJon Loeliger #include <asm/mmu.h>
13415a613bSKumar Gala #include <asm/immap_85xx.h>
14c8514622SKumar Gala #include <asm/fsl_pci.h>
155614e71bSYork Sun #include <fsl_ddr_sdram.h>
165d27e02cSKumar Gala #include <asm/fsl_serdes.h>
17415a613bSKumar Gala #include <miiphy.h>
18*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
19415a613bSKumar Gala #include <fdt_support.h>
20d3701228Schenhui zhao #include <tsec.h>
21d3701228Schenhui zhao #include <fsl_mdio.h>
22d3701228Schenhui zhao #include <netdev.h>
23415a613bSKumar Gala 
24415a613bSKumar Gala #include "../common/cadmus.h"
25415a613bSKumar Gala #include "../common/eeprom.h"
26415a613bSKumar Gala #include "../common/via.h"
27415a613bSKumar Gala 
28415a613bSKumar Gala void local_bus_init(void);
29415a613bSKumar Gala 
checkboard(void)30415a613bSKumar Gala int checkboard (void)
31415a613bSKumar Gala {
326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
34415a613bSKumar Gala 
35415a613bSKumar Gala 	/* PCI slot in USER bits CSR[6:7] by convention. */
36415a613bSKumar Gala 	uint pci_slot = get_pci_slot ();
37415a613bSKumar Gala 
38415a613bSKumar Gala 	uint cpu_board_rev = get_cpu_board_revision ();
39415a613bSKumar Gala 
40fff80975Schenhui zhao 	puts("Board: MPC8548CDS");
41fff80975Schenhui zhao 	printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
42415a613bSKumar Gala 			get_board_version(), pci_slot);
43fff80975Schenhui zhao 	printf("       Daughtercard Rev: %d.%d (0x%04x)\n",
44415a613bSKumar Gala 		MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
45415a613bSKumar Gala 		MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
46415a613bSKumar Gala 	/*
47415a613bSKumar Gala 	 * Initialize local bus.
48415a613bSKumar Gala 	 */
49415a613bSKumar Gala 	local_bus_init ();
50415a613bSKumar Gala 
51415a613bSKumar Gala 	/*
52415a613bSKumar Gala 	 * Hack TSEC 3 and 4 IO voltages.
53415a613bSKumar Gala 	 */
54415a613bSKumar Gala 	gur->tsec34ioovcr = 0xe7e0;	/*  1110 0111 1110 0xxx */
55415a613bSKumar Gala 
56415a613bSKumar Gala 	ecm->eedr = 0xffffffff;		/* clear ecm errors */
57415a613bSKumar Gala 	ecm->eeer = 0xffffffff;		/* enable ecm errors */
58415a613bSKumar Gala 	return 0;
59415a613bSKumar Gala }
60415a613bSKumar Gala 
61415a613bSKumar Gala /*
62415a613bSKumar Gala  * Initialize Local Bus
63415a613bSKumar Gala  */
64415a613bSKumar Gala void
local_bus_init(void)65415a613bSKumar Gala local_bus_init(void)
66415a613bSKumar Gala {
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
68f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
69415a613bSKumar Gala 
70415a613bSKumar Gala 	uint clkdiv;
71415a613bSKumar Gala 	sys_info_t sysinfo;
72415a613bSKumar Gala 
73415a613bSKumar Gala 	get_sys_info(&sysinfo);
74a5d212a2STrent Piepho 	clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
75415a613bSKumar Gala 
76415a613bSKumar Gala 	gur->lbiuiplldcr1 = 0x00078080;
77415a613bSKumar Gala 	if (clkdiv == 16) {
78415a613bSKumar Gala 		gur->lbiuiplldcr0 = 0x7c0f1bf0;
79415a613bSKumar Gala 	} else if (clkdiv == 8) {
80415a613bSKumar Gala 		gur->lbiuiplldcr0 = 0x6c0f1bf0;
81415a613bSKumar Gala 	} else if (clkdiv == 4) {
82415a613bSKumar Gala 		gur->lbiuiplldcr0 = 0x5c0f1bf0;
83415a613bSKumar Gala 	}
84415a613bSKumar Gala 
85415a613bSKumar Gala 	lbc->lcrr |= 0x00030000;
86415a613bSKumar Gala 
87415a613bSKumar Gala 	asm("sync;isync;msync");
88415a613bSKumar Gala 
89415a613bSKumar Gala 	lbc->ltesr = 0xffffffff;	/* Clear LBC error interrupts */
90415a613bSKumar Gala 	lbc->lteir = 0xffffffff;	/* Enable LBC error interrupts */
91415a613bSKumar Gala }
92415a613bSKumar Gala 
93415a613bSKumar Gala /*
94415a613bSKumar Gala  * Initialize SDRAM memory on the Local Bus.
95415a613bSKumar Gala  */
lbc_sdram_init(void)9670961ba4SBecky Bruce void lbc_sdram_init(void)
97415a613bSKumar Gala {
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
99415a613bSKumar Gala 
100415a613bSKumar Gala 	uint idx;
101f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
103415a613bSKumar Gala 	uint lsdmr_common;
104415a613bSKumar Gala 
1057ea3871eSBecky Bruce 	puts("LBC SDRAM: ");
1067ea3871eSBecky Bruce 	print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
1077ea3871eSBecky Bruce 		   "\n");
108415a613bSKumar Gala 
109415a613bSKumar Gala 	/*
110415a613bSKumar Gala 	 * Setup SDRAM Base and Option Registers
111415a613bSKumar Gala 	 */
112f51cdaf1SBecky Bruce 	set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
113f51cdaf1SBecky Bruce 	set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
115415a613bSKumar Gala 	asm("msync");
116415a613bSKumar Gala 
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
119415a613bSKumar Gala 	asm("msync");
120415a613bSKumar Gala 
121415a613bSKumar Gala 	/*
122415a613bSKumar Gala 	 * MPC8548 uses "new" 15-16 style addressing.
123415a613bSKumar Gala 	 */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
125b0fe93edSKumar Gala 	lsdmr_common |= LSDMR_BSMA1516;
126415a613bSKumar Gala 
127415a613bSKumar Gala 	/*
128415a613bSKumar Gala 	 * Issue PRECHARGE ALL command.
129415a613bSKumar Gala 	 */
130b0fe93edSKumar Gala 	lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
131415a613bSKumar Gala 	asm("sync;msync");
132415a613bSKumar Gala 	*sdram_addr = 0xff;
133415a613bSKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
134415a613bSKumar Gala 	udelay(100);
135415a613bSKumar Gala 
136415a613bSKumar Gala 	/*
137415a613bSKumar Gala 	 * Issue 8 AUTO REFRESH commands.
138415a613bSKumar Gala 	 */
139415a613bSKumar Gala 	for (idx = 0; idx < 8; idx++) {
140b0fe93edSKumar Gala 		lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
141415a613bSKumar Gala 		asm("sync;msync");
142415a613bSKumar Gala 		*sdram_addr = 0xff;
143415a613bSKumar Gala 		ppcDcbf((unsigned long) sdram_addr);
144415a613bSKumar Gala 		udelay(100);
145415a613bSKumar Gala 	}
146415a613bSKumar Gala 
147415a613bSKumar Gala 	/*
148415a613bSKumar Gala 	 * Issue 8 MODE-set command.
149415a613bSKumar Gala 	 */
150b0fe93edSKumar Gala 	lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
151415a613bSKumar Gala 	asm("sync;msync");
152415a613bSKumar Gala 	*sdram_addr = 0xff;
153415a613bSKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
154415a613bSKumar Gala 	udelay(100);
155415a613bSKumar Gala 
156415a613bSKumar Gala 	/*
157415a613bSKumar Gala 	 * Issue NORMAL OP command.
158415a613bSKumar Gala 	 */
159b0fe93edSKumar Gala 	lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
160415a613bSKumar Gala 	asm("sync;msync");
161415a613bSKumar Gala 	*sdram_addr = 0xff;
162415a613bSKumar Gala 	ppcDcbf((unsigned long) sdram_addr);
163415a613bSKumar Gala 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
164415a613bSKumar Gala 
165415a613bSKumar Gala #endif	/* enable SDRAM init */
166415a613bSKumar Gala }
167415a613bSKumar Gala 
168415a613bSKumar Gala #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
169415a613bSKumar Gala /* For some reason the Tundra PCI bridge shows up on itself as a
170415a613bSKumar Gala  * different device.  Work around that by refusing to configure it.
171415a613bSKumar Gala  */
dummy_func(struct pci_controller * hose,pci_dev_t dev,struct pci_config_table * tab)172415a613bSKumar Gala void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
173415a613bSKumar Gala 
174415a613bSKumar Gala static struct pci_config_table pci_mpc85xxcds_config_table[] = {
175415a613bSKumar Gala 	{0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
176415a613bSKumar Gala 	{0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
177415a613bSKumar Gala 	{0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
178415a613bSKumar Gala 		mpc85xx_config_via_usbide, {0,0,0}},
179415a613bSKumar Gala 	{0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
180415a613bSKumar Gala 		mpc85xx_config_via_usb, {0,0,0}},
181415a613bSKumar Gala 	{0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
182415a613bSKumar Gala 		mpc85xx_config_via_usb2, {0,0,0}},
183415a613bSKumar Gala 	{0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
184415a613bSKumar Gala 		mpc85xx_config_via_power, {0,0,0}},
185415a613bSKumar Gala 	{0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
186415a613bSKumar Gala 		mpc85xx_config_via_ac97, {0,0,0}},
187415a613bSKumar Gala 	{},
188415a613bSKumar Gala };
189415a613bSKumar Gala 
190b813cbe9SZhao Chenhui static struct pci_controller pci1_hose;
191415a613bSKumar Gala #endif	/* CONFIG_PCI */
192415a613bSKumar Gala 
pci_init_board(void)1937b626880SKumar Gala void pci_init_board(void)
194415a613bSKumar Gala {
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
196f5fa8f36SKumar Gala 	struct fsl_pci_info pci_info;
1977b626880SKumar Gala 	u32 devdisr, pordevsr, io_sel;
1987b626880SKumar Gala 	u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
1997b626880SKumar Gala 	int first_free_busno = 0;
200568336ecSchenhui zhao 	char buf[32];
2017b626880SKumar Gala 
2027b626880SKumar Gala 	devdisr = in_be32(&gur->devdisr);
2037b626880SKumar Gala 	pordevsr = in_be32(&gur->pordevsr);
2047b626880SKumar Gala 	porpllsr = in_be32(&gur->porpllsr);
2057b626880SKumar Gala 	io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
2067b626880SKumar Gala 
2077b626880SKumar Gala 	debug ("   pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
208415a613bSKumar Gala 
209415a613bSKumar Gala #ifdef CONFIG_PCI1
2107b626880SKumar Gala 	pci_speed = get_clock_freq ();	/* PCI PSPEED in [4:5] */
2117b626880SKumar Gala 	pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;	/* PORDEVSR[15] */
2127b626880SKumar Gala 	pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
2137b626880SKumar Gala 	pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
214415a613bSKumar Gala 
2157b626880SKumar Gala 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
216f5fa8f36SKumar Gala 		SET_STD_PCI_INFO(pci_info, 1);
217f5fa8f36SKumar Gala 		set_next_law(pci_info.mem_phys,
218f5fa8f36SKumar Gala 			law_size_bits(pci_info.mem_size), pci_info.law);
219f5fa8f36SKumar Gala 		set_next_law(pci_info.io_phys,
220f5fa8f36SKumar Gala 			law_size_bits(pci_info.io_size), pci_info.law);
221f5fa8f36SKumar Gala 
222f5fa8f36SKumar Gala 		pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
223a6d0bfa8Schenhui zhao 		printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
224415a613bSKumar Gala 			(pci_32) ? 32 : 64,
225568336ecSchenhui zhao 			strmhz(buf, pci_speed),
226415a613bSKumar Gala 			pci_clk_sel ? "sync" : "async",
227415a613bSKumar Gala 			pci_agent ? "agent" : "host",
2287b626880SKumar Gala 			pci_arb ? "arbiter" : "external-arbiter",
229f5fa8f36SKumar Gala 			pci_info.regs);
230415a613bSKumar Gala 
231b813cbe9SZhao Chenhui 		pci1_hose.config_table = pci_mpc85xxcds_config_table;
232f5fa8f36SKumar Gala 		first_free_busno = fsl_pci_init_port(&pci_info,
2337b626880SKumar Gala 					&pci1_hose, first_free_busno);
234415a613bSKumar Gala 
235415a613bSKumar Gala #ifdef CONFIG_PCIX_CHECK
2367b626880SKumar Gala 		if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
237415a613bSKumar Gala 			/* PCI-X init */
238415a613bSKumar Gala 			if (CONFIG_SYS_CLK_FREQ < 66000000)
239415a613bSKumar Gala 				printf("PCI-X will only work at 66 MHz\n");
240415a613bSKumar Gala 
241415a613bSKumar Gala 			reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
242415a613bSKumar Gala 				| PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
243415a613bSKumar Gala 			pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
244415a613bSKumar Gala 		}
245415a613bSKumar Gala #endif
246415a613bSKumar Gala 	} else {
247a6d0bfa8Schenhui zhao 		printf("PCI1: disabled\n");
248415a613bSKumar Gala 	}
2497b626880SKumar Gala 
2507b626880SKumar Gala 	puts("\n");
251415a613bSKumar Gala #else
2527b626880SKumar Gala 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
253415a613bSKumar Gala #endif
254415a613bSKumar Gala 
255415a613bSKumar Gala #ifdef CONFIG_PCI2
256415a613bSKumar Gala {
2577b626880SKumar Gala 	uint pci2_clk_sel = porpllsr & 0x4000;	/* PORPLLSR[17] */
258415a613bSKumar Gala 	uint pci_dual = get_pci_dual ();	/* PCI DUAL in CM_PCI[3] */
259415a613bSKumar Gala 	if (pci_dual) {
260415a613bSKumar Gala 		printf("PCI2: 32 bit, 66 MHz, %s\n",
261415a613bSKumar Gala 			pci2_clk_sel ? "sync" : "async");
262415a613bSKumar Gala 	} else {
263415a613bSKumar Gala 		printf("PCI2: disabled\n");
264415a613bSKumar Gala 	}
265415a613bSKumar Gala }
266415a613bSKumar Gala #else
2677b626880SKumar Gala 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
268415a613bSKumar Gala #endif /* CONFIG_PCI2 */
269415a613bSKumar Gala 
270f5fa8f36SKumar Gala 	fsl_pcie_init_board(first_free_busno);
271415a613bSKumar Gala }
272415a613bSKumar Gala 
configure_rgmii(void)273d3701228Schenhui zhao void configure_rgmii(void)
274415a613bSKumar Gala {
275415a613bSKumar Gala 	unsigned short temp;
276415a613bSKumar Gala 
277415a613bSKumar Gala 	/* Change the resistors for the PHY */
278415a613bSKumar Gala 	/* This is needed to get the RGMII working for the 1.3+
279415a613bSKumar Gala 	 * CDS cards */
280415a613bSKumar Gala 	if (get_board_version() ==  0x13) {
281d3701228Schenhui zhao 		miiphy_write(DEFAULT_MII_NAME,
282415a613bSKumar Gala 				TSEC1_PHY_ADDR, 29, 18);
283415a613bSKumar Gala 
284d3701228Schenhui zhao 		miiphy_read(DEFAULT_MII_NAME,
285415a613bSKumar Gala 				TSEC1_PHY_ADDR, 30, &temp);
286415a613bSKumar Gala 
287415a613bSKumar Gala 		temp = (temp & 0xf03f);
288415a613bSKumar Gala 		temp |= 2 << 9;		/* 36 ohm */
289415a613bSKumar Gala 		temp |= 2 << 6;		/* 39 ohm */
290415a613bSKumar Gala 
291d3701228Schenhui zhao 		miiphy_write(DEFAULT_MII_NAME,
292415a613bSKumar Gala 				TSEC1_PHY_ADDR, 30, temp);
293415a613bSKumar Gala 
294d3701228Schenhui zhao 		miiphy_write(DEFAULT_MII_NAME,
295415a613bSKumar Gala 				TSEC1_PHY_ADDR, 29, 3);
296415a613bSKumar Gala 
297d3701228Schenhui zhao 		miiphy_write(DEFAULT_MII_NAME,
298415a613bSKumar Gala 				TSEC1_PHY_ADDR, 30, 0x8000);
299415a613bSKumar Gala 	}
300415a613bSKumar Gala 
301d3701228Schenhui zhao 	return;
302d3701228Schenhui zhao }
303d3701228Schenhui zhao 
board_eth_init(bd_t * bis)304d3701228Schenhui zhao int board_eth_init(bd_t *bis)
305d3701228Schenhui zhao {
3061adc0954SBin Meng #ifdef CONFIG_TSEC_ENET
307d3701228Schenhui zhao 	struct fsl_pq_mdio_info mdio_info;
308d3701228Schenhui zhao 	struct tsec_info_struct tsec_info[4];
309d3701228Schenhui zhao 	int num = 0;
310d3701228Schenhui zhao 
311d3701228Schenhui zhao #ifdef CONFIG_TSEC1
312d3701228Schenhui zhao 	SET_STD_TSEC_INFO(tsec_info[num], 1);
313d3701228Schenhui zhao 	num++;
314d3701228Schenhui zhao #endif
315d3701228Schenhui zhao #ifdef CONFIG_TSEC2
316d3701228Schenhui zhao 	SET_STD_TSEC_INFO(tsec_info[num], 2);
317d3701228Schenhui zhao 	num++;
318d3701228Schenhui zhao #endif
319d3701228Schenhui zhao #ifdef CONFIG_TSEC3
320d3701228Schenhui zhao 	/* initialize TSEC3 only if Carrier is 1.3 or above on CDS */
321d3701228Schenhui zhao 	if (get_board_version() >= 0x13) {
322d3701228Schenhui zhao 		SET_STD_TSEC_INFO(tsec_info[num], 3);
323d3701228Schenhui zhao 		tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
324d3701228Schenhui zhao 		num++;
325d3701228Schenhui zhao 	}
326d3701228Schenhui zhao #endif
327d3701228Schenhui zhao #ifdef CONFIG_TSEC4
328d3701228Schenhui zhao 	/* initialize TSEC4 only if Carrier is 1.3 or above on CDS */
329d3701228Schenhui zhao 	if (get_board_version() >= 0x13) {
330d3701228Schenhui zhao 		SET_STD_TSEC_INFO(tsec_info[num], 4);
331d3701228Schenhui zhao 		tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
332d3701228Schenhui zhao 		num++;
333d3701228Schenhui zhao 	}
334d3701228Schenhui zhao #endif
335d3701228Schenhui zhao 
336d3701228Schenhui zhao 	if (!num) {
337d3701228Schenhui zhao 		printf("No TSECs initialized\n");
338d3701228Schenhui zhao 
339415a613bSKumar Gala 		return 0;
340415a613bSKumar Gala 	}
341415a613bSKumar Gala 
342d3701228Schenhui zhao 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
343d3701228Schenhui zhao 	mdio_info.name = DEFAULT_MII_NAME;
344d3701228Schenhui zhao 	fsl_pq_mdio_init(bis, &mdio_info);
345d3701228Schenhui zhao 
346d3701228Schenhui zhao 	tsec_eth_init(bis, tsec_info, num);
347d3701228Schenhui zhao 	configure_rgmii();
3481adc0954SBin Meng #endif
349d3701228Schenhui zhao 
350d3701228Schenhui zhao 	return pci_eth_init(bis);
351d3701228Schenhui zhao }
352415a613bSKumar Gala 
353415a613bSKumar Gala #if defined(CONFIG_OF_BOARD_SETUP)
ft_pci_setup(void * blob,bd_t * bd)3542dba0deaSKumar Gala void ft_pci_setup(void *blob, bd_t *bd)
3552dba0deaSKumar Gala {
3566525d51fSKumar Gala 	FT_FSL_PCI_SETUP;
357415a613bSKumar Gala }
358415a613bSKumar Gala #endif
359