10f7a3dc9SKumar Gala /* 20f7a3dc9SKumar Gala * Copyright 2008 Freescale Semiconductor, Inc. 30f7a3dc9SKumar Gala * 40f7a3dc9SKumar Gala * (C) Copyright 2000 50f7a3dc9SKumar Gala * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 60f7a3dc9SKumar Gala * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 80f7a3dc9SKumar Gala */ 90f7a3dc9SKumar Gala 100f7a3dc9SKumar Gala #include <common.h> 110f7a3dc9SKumar Gala #include <asm/mmu.h> 120f7a3dc9SKumar Gala 130f7a3dc9SKumar Gala struct fsl_e_tlb_entry tlb_table[] = { 140f7a3dc9SKumar Gala /* TLB 0 - for temp stack in cache */ 156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 160f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 170f7a3dc9SKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 190f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 200f7a3dc9SKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 220f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 230f7a3dc9SKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 250f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 260f7a3dc9SKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 270f7a3dc9SKumar Gala /* 280f7a3dc9SKumar Gala * TLB 0: 64M Non-cacheable, guarded 290f7a3dc9SKumar Gala * 0xfc000000 64M Covers FLASH at 0xFE800000 and 0xFF800000 300f7a3dc9SKumar Gala * Out of reset this entry is only 4K. 310f7a3dc9SKumar Gala */ 326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_BOOT_BLOCK, CONFIG_SYS_BOOT_BLOCK, 330f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 340f7a3dc9SKumar Gala 0, 0, BOOKE_PAGESZ_64M, 1), 350f7a3dc9SKumar Gala /* 360f7a3dc9SKumar Gala * TLB 1: 1G Non-cacheable, guarded 370f7a3dc9SKumar Gala * 0x80000000 1G PCIE 8,9,a,b 380f7a3dc9SKumar Gala */ 395af0fdd8SKumar Gala SET_TLB_ENTRY(1, CONFIG_SYS_PCIE_VIRT, CONFIG_SYS_PCIE_PHYS, 400f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 410f7a3dc9SKumar Gala 0, 1, BOOKE_PAGESZ_1G, 1), 420f7a3dc9SKumar Gala 430f7a3dc9SKumar Gala /* 440f7a3dc9SKumar Gala * TLB 2: 256M Non-cacheable, guarded 450f7a3dc9SKumar Gala */ 465af0fdd8SKumar Gala SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT, CONFIG_SYS_PCI_PHYS, 470f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 480f7a3dc9SKumar Gala 0, 2, BOOKE_PAGESZ_256M, 1), 490f7a3dc9SKumar Gala 500f7a3dc9SKumar Gala /* 510f7a3dc9SKumar Gala * TLB 3: 256M Non-cacheable, guarded 520f7a3dc9SKumar Gala */ 535af0fdd8SKumar Gala SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT + 0x10000000, CONFIG_SYS_PCI_PHYS + 0x10000000, 540f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 550f7a3dc9SKumar Gala 0, 3, BOOKE_PAGESZ_256M, 1), 560f7a3dc9SKumar Gala 570f7a3dc9SKumar Gala /* 580f7a3dc9SKumar Gala * TLB 4: 64M Non-cacheable, guarded 590f7a3dc9SKumar Gala * 0xe000_0000 1M CCSRBAR 600f7a3dc9SKumar Gala * 0xe100_0000 255M PCI IO range 610f7a3dc9SKumar Gala */ 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 630f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 640f7a3dc9SKumar Gala 0, 4, BOOKE_PAGESZ_64M, 1), 650f7a3dc9SKumar Gala 660f7a3dc9SKumar Gala /* 67ab5cda9fSAndy Fleming * TLB 5: 64M Non-cacheable, guarded 680f7a3dc9SKumar Gala * 0xf8000000 64M PIXIS 0xF8000000 - 0xFBFFFFFF 690f7a3dc9SKumar Gala */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_LBC_NONCACHE_BASE, CONFIG_SYS_LBC_NONCACHE_BASE, 710f7a3dc9SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 72ab5cda9fSAndy Fleming 0, 5, BOOKE_PAGESZ_64M, 1), 730f7a3dc9SKumar Gala }; 740f7a3dc9SKumar Gala 750f7a3dc9SKumar Gala int num_tlb_entries = ARRAY_SIZE(tlb_table); 76