xref: /rk3399_rockchip-uboot/board/freescale/mpc8544ds/mpc8544ds.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
125d83d7fSJon Loeliger /*
26525d51fSKumar Gala  * Copyright 2007,2009-2010 Freescale Semiconductor, Inc.
325d83d7fSJon Loeliger  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
525d83d7fSJon Loeliger  */
625d83d7fSJon Loeliger 
725d83d7fSJon Loeliger #include <common.h>
825d83d7fSJon Loeliger #include <command.h>
9837f1ba0SEd Swarthout #include <pci.h>
1025d83d7fSJon Loeliger #include <asm/processor.h>
111167a2fdSKumar Gala #include <asm/mmu.h>
1225d83d7fSJon Loeliger #include <asm/immap_85xx.h>
13c8514622SKumar Gala #include <asm/fsl_pci.h>
145614e71bSYork Sun #include <fsl_ddr_sdram.h>
155d27e02cSKumar Gala #include <asm/fsl_serdes.h>
1656a92705SKumar Gala #include <asm/io.h>
1725d83d7fSJon Loeliger #include <miiphy.h>
18*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
19addce57eSKumar Gala #include <fdt_support.h>
20063c1263SAndy Fleming #include <fsl_mdio.h>
21216f2a71SAndy Fleming #include <tsec.h>
220b252f50SBen Warren #include <netdev.h>
2325d83d7fSJon Loeliger 
24216f2a71SAndy Fleming #include "../common/sgmii_riser.h"
2525d83d7fSJon Loeliger 
checkboard(void)2625d83d7fSJon Loeliger int checkboard (void)
2725d83d7fSJon Loeliger {
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
29f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
316bb5b412SKumar Gala 	u8 vboot;
326bb5b412SKumar Gala 	u8 *pixis_base = (u8 *)PIXIS_BASE;
3325d83d7fSJon Loeliger 
3425d83d7fSJon Loeliger 	if ((uint)&gur->porpllsr != 0xe00e0000) {
359b55a253SWolfgang Denk 		printf("immap size error %lx\n",(ulong)&gur->porpllsr);
3625d83d7fSJon Loeliger 	}
376bb5b412SKumar Gala 	printf ("Board: MPC8544DS, Sys ID: 0x%02x, "
386bb5b412SKumar Gala 		"Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
396bb5b412SKumar Gala 		in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
406bb5b412SKumar Gala 		in_8(pixis_base + PIXIS_PVER));
416bb5b412SKumar Gala 
426bb5b412SKumar Gala 	vboot = in_8(pixis_base + PIXIS_VBOOT);
436bb5b412SKumar Gala 	if (vboot & PIXIS_VBOOT_FMAP)
446bb5b412SKumar Gala 		printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
456bb5b412SKumar Gala 	else
466bb5b412SKumar Gala 		puts ("Promjet\n");
4725d83d7fSJon Loeliger 
48837f1ba0SEd Swarthout 	lbc->ltesr = 0xffffffff;	/* Clear LBC error interrupts */
49837f1ba0SEd Swarthout 	lbc->lteir = 0xffffffff;	/* Enable LBC error interrupts */
50837f1ba0SEd Swarthout 	ecm->eedr = 0xffffffff;		/* Clear ecm errors */
51837f1ba0SEd Swarthout 	ecm->eeer = 0xffffffff;		/* Enable ecm errors */
52837f1ba0SEd Swarthout 
5325d83d7fSJon Loeliger 	return 0;
5425d83d7fSJon Loeliger }
5525d83d7fSJon Loeliger 
56837f1ba0SEd Swarthout #ifdef CONFIG_PCI1
57837f1ba0SEd Swarthout static struct pci_controller pci1_hose;
58837f1ba0SEd Swarthout #endif
59837f1ba0SEd Swarthout 
60837f1ba0SEd Swarthout #ifdef CONFIG_PCIE3
61837f1ba0SEd Swarthout static struct pci_controller pcie3_hose;
62837f1ba0SEd Swarthout #endif
63837f1ba0SEd Swarthout 
pci_init_board(void)64645d5a78SKumar Gala void pci_init_board(void)
65837f1ba0SEd Swarthout {
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
6764a1686aSKumar Gala 	struct fsl_pci_info pci_info;
68645d5a78SKumar Gala 	u32 devdisr, pordevsr, io_sel;
69645d5a78SKumar Gala 	u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
70645d5a78SKumar Gala 	int first_free_busno = 0;
71837f1ba0SEd Swarthout 
72645d5a78SKumar Gala 	int pcie_ep, pcie_configured;
73645d5a78SKumar Gala 
74645d5a78SKumar Gala 	devdisr = in_be32(&gur->devdisr);
75645d5a78SKumar Gala 	pordevsr = in_be32(&gur->pordevsr);
76645d5a78SKumar Gala 	porpllsr = in_be32(&gur->porpllsr);
77645d5a78SKumar Gala 	io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
78645d5a78SKumar Gala 
79645d5a78SKumar Gala 	debug ("   pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
80837f1ba0SEd Swarthout 
81645d5a78SKumar Gala 	puts("\n");
82837f1ba0SEd Swarthout 
83837f1ba0SEd Swarthout #ifdef CONFIG_PCIE3
845d27e02cSKumar Gala 	pcie_configured = is_serdes_configured(PCIE3);
85837f1ba0SEd Swarthout 
86645d5a78SKumar Gala 	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
8764a1686aSKumar Gala 		/* contains both PCIE3 MEM & IO space */
8864a1686aSKumar Gala 		set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_4M,
8964a1686aSKumar Gala 				LAW_TRGT_IF_PCIE_3);
9064a1686aSKumar Gala 		SET_STD_PCIE_INFO(pci_info, 3);
9164a1686aSKumar Gala 		pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info.regs);
9264a1686aSKumar Gala 
93837f1ba0SEd Swarthout 		/* outbound memory */
94645d5a78SKumar Gala 		pci_set_region(&pcie3_hose.regions[0],
9510795f42SKumar Gala 			       CONFIG_SYS_PCIE3_MEM_BUS2,
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_MEM_PHYS2,
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			       CONFIG_SYS_PCIE3_MEM_SIZE2,
98837f1ba0SEd Swarthout 			       PCI_REGION_MEM);
99645d5a78SKumar Gala 
100645d5a78SKumar Gala 		pcie3_hose.region_count = 1;
10164a1686aSKumar Gala 
1028ca78f2cSPeter Tyser 		printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
10364917ca3SPeter Tyser 			pcie_ep ? "Endpoint" : "Root Complex",
10464a1686aSKumar Gala 			pci_info.regs);
10564a1686aSKumar Gala 		first_free_busno = fsl_pci_init_port(&pci_info,
106645d5a78SKumar Gala 					&pcie3_hose, first_free_busno);
107837f1ba0SEd Swarthout 
10856a92705SKumar Gala 		/*
10956a92705SKumar Gala 		 * Activate ULI1575 legacy chip by performing a fake
11056a92705SKumar Gala 		 * memory access.  Needed to make ULI RTC work.
11156a92705SKumar Gala 		 */
11210795f42SKumar Gala 		in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS);
113837f1ba0SEd Swarthout 	} else {
114837f1ba0SEd Swarthout 		printf("PCIE3: disabled\n");
115837f1ba0SEd Swarthout 	}
116645d5a78SKumar Gala 	puts("\n");
117837f1ba0SEd Swarthout #else
118645d5a78SKumar Gala 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
119837f1ba0SEd Swarthout #endif
120837f1ba0SEd Swarthout 
121837f1ba0SEd Swarthout #ifdef CONFIG_PCIE1
12264a1686aSKumar Gala 	SET_STD_PCIE_INFO(pci_info, 1);
12364a1686aSKumar Gala 	first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE1, &pci_info);
124837f1ba0SEd Swarthout #else
12564a1686aSKumar Gala 	setbits_be32(&gur->devdisr, _DEVDISR_PCIE1); /* disable */
126837f1ba0SEd Swarthout #endif
127837f1ba0SEd Swarthout 
128837f1ba0SEd Swarthout #ifdef CONFIG_PCIE2
12964a1686aSKumar Gala 	SET_STD_PCIE_INFO(pci_info, 2);
13064a1686aSKumar Gala 	first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE2, &pci_info);
131837f1ba0SEd Swarthout #else
13264a1686aSKumar Gala 	setbits_be32(&gur->devdisr, _DEVDISR_PCIE2); /* disable */
133837f1ba0SEd Swarthout #endif
134837f1ba0SEd Swarthout 
135837f1ba0SEd Swarthout #ifdef CONFIG_PCI1
136645d5a78SKumar Gala 	pci_speed = 66666000;
137645d5a78SKumar Gala 	pci_32 = 1;
138645d5a78SKumar Gala 	pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
139645d5a78SKumar Gala 	pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
140837f1ba0SEd Swarthout 
141837f1ba0SEd Swarthout 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
14264a1686aSKumar Gala 		SET_STD_PCI_INFO(pci_info, 1);
14364a1686aSKumar Gala 		set_next_law(pci_info.mem_phys,
14464a1686aSKumar Gala 			law_size_bits(pci_info.mem_size), pci_info.law);
14564a1686aSKumar Gala 		set_next_law(pci_info.io_phys,
14664a1686aSKumar Gala 			law_size_bits(pci_info.io_size), pci_info.law);
14764a1686aSKumar Gala 
14864a1686aSKumar Gala 		pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
1498ca78f2cSPeter Tyser 		printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
150837f1ba0SEd Swarthout 			(pci_32) ? 32 : 64,
151837f1ba0SEd Swarthout 			(pci_speed == 33333000) ? "33" :
152837f1ba0SEd Swarthout 			(pci_speed == 66666000) ? "66" : "unknown",
153837f1ba0SEd Swarthout 			pci_clk_sel ? "sync" : "async",
154837f1ba0SEd Swarthout 			pci_agent ? "agent" : "host",
155837f1ba0SEd Swarthout 			pci_arb ? "arbiter" : "external-arbiter",
15664a1686aSKumar Gala 			pci_info.regs);
157837f1ba0SEd Swarthout 
15864a1686aSKumar Gala 		first_free_busno = fsl_pci_init_port(&pci_info,
159645d5a78SKumar Gala 					&pci1_hose, first_free_busno);
160837f1ba0SEd Swarthout 	} else {
161837f1ba0SEd Swarthout 		printf("PCI: disabled\n");
162837f1ba0SEd Swarthout 	}
163645d5a78SKumar Gala 
164645d5a78SKumar Gala 	puts("\n");
165837f1ba0SEd Swarthout #else
166645d5a78SKumar Gala 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
167837f1ba0SEd Swarthout #endif
168837f1ba0SEd Swarthout }
169837f1ba0SEd Swarthout 
last_stage_init(void)17025d83d7fSJon Loeliger int last_stage_init(void)
17125d83d7fSJon Loeliger {
17225d83d7fSJon Loeliger 	return 0;
17325d83d7fSJon Loeliger }
17425d83d7fSJon Loeliger 
17525d83d7fSJon Loeliger 
17625d83d7fSJon Loeliger unsigned long
get_board_sys_clk(ulong dummy)17725d83d7fSJon Loeliger get_board_sys_clk(ulong dummy)
17825d83d7fSJon Loeliger {
17925d83d7fSJon Loeliger 	u8 i, go_bit, rd_clks;
18025d83d7fSJon Loeliger 	ulong val = 0;
181048e7efeSKumar Gala 	u8 *pixis_base = (u8 *)PIXIS_BASE;
18225d83d7fSJon Loeliger 
183048e7efeSKumar Gala 	go_bit = in_8(pixis_base + PIXIS_VCTL);
18425d83d7fSJon Loeliger 	go_bit &= 0x01;
18525d83d7fSJon Loeliger 
186048e7efeSKumar Gala 	rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
18725d83d7fSJon Loeliger 	rd_clks &= 0x1C;
18825d83d7fSJon Loeliger 
18925d83d7fSJon Loeliger 	/*
19025d83d7fSJon Loeliger 	 * Only if both go bit and the SCLK bit in VCFGEN0 are set
19125d83d7fSJon Loeliger 	 * should we be using the AUX register. Remember, we also set the
19225d83d7fSJon Loeliger 	 * GO bit to boot from the alternate bank on the on-board flash
19325d83d7fSJon Loeliger 	 */
19425d83d7fSJon Loeliger 
19525d83d7fSJon Loeliger 	if (go_bit) {
19625d83d7fSJon Loeliger 		if (rd_clks == 0x1c)
197048e7efeSKumar Gala 			i = in_8(pixis_base + PIXIS_AUX);
19825d83d7fSJon Loeliger 		else
199048e7efeSKumar Gala 			i = in_8(pixis_base + PIXIS_SPD);
20025d83d7fSJon Loeliger 	} else {
201048e7efeSKumar Gala 		i = in_8(pixis_base + PIXIS_SPD);
20225d83d7fSJon Loeliger 	}
20325d83d7fSJon Loeliger 
20425d83d7fSJon Loeliger 	i &= 0x07;
20525d83d7fSJon Loeliger 
20625d83d7fSJon Loeliger 	switch (i) {
20725d83d7fSJon Loeliger 	case 0:
20825d83d7fSJon Loeliger 		val = 33333333;
20925d83d7fSJon Loeliger 		break;
21025d83d7fSJon Loeliger 	case 1:
21125d83d7fSJon Loeliger 		val = 40000000;
21225d83d7fSJon Loeliger 		break;
21325d83d7fSJon Loeliger 	case 2:
21425d83d7fSJon Loeliger 		val = 50000000;
21525d83d7fSJon Loeliger 		break;
21625d83d7fSJon Loeliger 	case 3:
21725d83d7fSJon Loeliger 		val = 66666666;
21825d83d7fSJon Loeliger 		break;
21925d83d7fSJon Loeliger 	case 4:
22025d83d7fSJon Loeliger 		val = 83000000;
22125d83d7fSJon Loeliger 		break;
22225d83d7fSJon Loeliger 	case 5:
22325d83d7fSJon Loeliger 		val = 100000000;
22425d83d7fSJon Loeliger 		break;
22525d83d7fSJon Loeliger 	case 6:
22625d83d7fSJon Loeliger 		val = 133333333;
22725d83d7fSJon Loeliger 		break;
22825d83d7fSJon Loeliger 	case 7:
22925d83d7fSJon Loeliger 		val = 166666666;
23025d83d7fSJon Loeliger 		break;
23125d83d7fSJon Loeliger 	}
23225d83d7fSJon Loeliger 
23325d83d7fSJon Loeliger 	return val;
23425d83d7fSJon Loeliger }
23525d83d7fSJon Loeliger 
236063c1263SAndy Fleming 
237063c1263SAndy Fleming #define MIIM_CIS8204_SLED_CON		0x1b
238063c1263SAndy Fleming #define MIIM_CIS8204_SLEDCON_INIT	0x1115
239063c1263SAndy Fleming /*
240063c1263SAndy Fleming  * Hack to write all 4 PHYs with the LED values
241063c1263SAndy Fleming  */
board_phy_config(struct phy_device * phydev)242063c1263SAndy Fleming int board_phy_config(struct phy_device *phydev)
243063c1263SAndy Fleming {
244063c1263SAndy Fleming 	static int do_once;
245063c1263SAndy Fleming 	uint phyid;
246063c1263SAndy Fleming 	struct mii_dev *bus = phydev->bus;
247063c1263SAndy Fleming 
2489fafe7daSTroy Kisky 	if (phydev->drv->config)
2499fafe7daSTroy Kisky 		phydev->drv->config(phydev);
250063c1263SAndy Fleming 	if (do_once)
251063c1263SAndy Fleming 		return 0;
252063c1263SAndy Fleming 
253063c1263SAndy Fleming 	for (phyid = 0; phyid < 4; phyid++)
254063c1263SAndy Fleming 		bus->write(bus, phyid, MDIO_DEVAD_NONE, MIIM_CIS8204_SLED_CON,
255063c1263SAndy Fleming 				MIIM_CIS8204_SLEDCON_INIT);
256063c1263SAndy Fleming 
257063c1263SAndy Fleming 	do_once = 1;
258063c1263SAndy Fleming 
259063c1263SAndy Fleming 	return 0;
260063c1263SAndy Fleming }
261063c1263SAndy Fleming 
262063c1263SAndy Fleming 
board_eth_init(bd_t * bis)263216f2a71SAndy Fleming int board_eth_init(bd_t *bis)
264216f2a71SAndy Fleming {
2650b252f50SBen Warren #ifdef CONFIG_TSEC_ENET
266063c1263SAndy Fleming 	struct fsl_pq_mdio_info mdio_info;
267216f2a71SAndy Fleming 	struct tsec_info_struct tsec_info[2];
268216f2a71SAndy Fleming 	int num = 0;
269216f2a71SAndy Fleming 
270216f2a71SAndy Fleming #ifdef CONFIG_TSEC1
271216f2a71SAndy Fleming 	SET_STD_TSEC_INFO(tsec_info[num], 1);
272058d7dc7SKumar Gala 	if (is_serdes_configured(SGMII_TSEC1)) {
273058d7dc7SKumar Gala 		puts("eTSEC1 is in sgmii mode.\n");
274216f2a71SAndy Fleming 		tsec_info[num].flags |= TSEC_SGMII;
275058d7dc7SKumar Gala 	}
276216f2a71SAndy Fleming 	num++;
277216f2a71SAndy Fleming #endif
278216f2a71SAndy Fleming #ifdef CONFIG_TSEC3
279216f2a71SAndy Fleming 	SET_STD_TSEC_INFO(tsec_info[num], 3);
280058d7dc7SKumar Gala 	if (is_serdes_configured(SGMII_TSEC3)) {
281058d7dc7SKumar Gala 		puts("eTSEC3 is in sgmii mode.\n");
282216f2a71SAndy Fleming 		tsec_info[num].flags |= TSEC_SGMII;
283058d7dc7SKumar Gala 	}
284216f2a71SAndy Fleming 	num++;
285216f2a71SAndy Fleming #endif
286216f2a71SAndy Fleming 
287216f2a71SAndy Fleming 	if (!num) {
288216f2a71SAndy Fleming 		printf("No TSECs initialized\n");
289216f2a71SAndy Fleming 
290216f2a71SAndy Fleming 		return 0;
291216f2a71SAndy Fleming 	}
292216f2a71SAndy Fleming 
293058d7dc7SKumar Gala 	if (is_serdes_configured(SGMII_TSEC1) ||
294058d7dc7SKumar Gala 	    is_serdes_configured(SGMII_TSEC3)) {
295216f2a71SAndy Fleming 		fsl_sgmii_riser_init(tsec_info, num);
296058d7dc7SKumar Gala 	}
297216f2a71SAndy Fleming 
298063c1263SAndy Fleming 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
299063c1263SAndy Fleming 	mdio_info.name = DEFAULT_MII_NAME;
300063c1263SAndy Fleming 	fsl_pq_mdio_init(bis, &mdio_info);
301216f2a71SAndy Fleming 
302216f2a71SAndy Fleming 	tsec_eth_init(bis, tsec_info, num);
303216f2a71SAndy Fleming #endif
3040b252f50SBen Warren 	return pci_eth_init(bis);
3050b252f50SBen Warren }
306216f2a71SAndy Fleming 
307addce57eSKumar Gala #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)308e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
30925d83d7fSJon Loeliger {
31025d83d7fSJon Loeliger 	ft_cpu_setup(blob, bd);
31125d83d7fSJon Loeliger 
3126525d51fSKumar Gala 	FT_FSL_PCI_SETUP;
3132dba0deaSKumar Gala 
314feede8b0SAndy Fleming #ifdef CONFIG_FSL_SGMII_RISER
315feede8b0SAndy Fleming 	fsl_sgmii_riser_fdt_fixup(blob);
316feede8b0SAndy Fleming #endif
317e895a4b0SSimon Glass 
318e895a4b0SSimon Glass 	return 0;
31925d83d7fSJon Loeliger }
32025d83d7fSJon Loeliger #endif
321