19490a7f1SKumar Gala /* 29490a7f1SKumar Gala * Copyright 2008 Freescale Semiconductor. 39490a7f1SKumar Gala * 49490a7f1SKumar Gala * See file CREDITS for list of people who contributed to this 59490a7f1SKumar Gala * project. 69490a7f1SKumar Gala * 79490a7f1SKumar Gala * This program is free software; you can redistribute it and/or 89490a7f1SKumar Gala * modify it under the terms of the GNU General Public License as 99490a7f1SKumar Gala * published by the Free Software Foundation; either version 2 of 109490a7f1SKumar Gala * the License, or (at your option) any later version. 119490a7f1SKumar Gala * 129490a7f1SKumar Gala * This program is distributed in the hope that it will be useful, 139490a7f1SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 149490a7f1SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 159490a7f1SKumar Gala * GNU General Public License for more details. 169490a7f1SKumar Gala * 179490a7f1SKumar Gala * You should have received a copy of the GNU General Public License 189490a7f1SKumar Gala * along with this program; if not, write to the Free Software 199490a7f1SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 209490a7f1SKumar Gala * MA 02111-1307 USA 219490a7f1SKumar Gala */ 229490a7f1SKumar Gala 239490a7f1SKumar Gala #include <common.h> 249490a7f1SKumar Gala #include <command.h> 259490a7f1SKumar Gala #include <pci.h> 269490a7f1SKumar Gala #include <asm/processor.h> 279490a7f1SKumar Gala #include <asm/mmu.h> 287c0d4a75SKumar Gala #include <asm/cache.h> 299490a7f1SKumar Gala #include <asm/immap_85xx.h> 309490a7f1SKumar Gala #include <asm/immap_fsl_pci.h> 319490a7f1SKumar Gala #include <asm/fsl_ddr_sdram.h> 329490a7f1SKumar Gala #include <asm/io.h> 339490a7f1SKumar Gala #include <spd.h> 349490a7f1SKumar Gala #include <miiphy.h> 359490a7f1SKumar Gala #include <libfdt.h> 369490a7f1SKumar Gala #include <spd_sdram.h> 379490a7f1SKumar Gala #include <fdt_support.h> 382e26d837SJason Jin #include <tsec.h> 392e26d837SJason Jin #include <netdev.h> 4054a7cc49SWolfgang Denk #include <sata.h> 419490a7f1SKumar Gala 429490a7f1SKumar Gala #include "../common/pixis.h" 432e26d837SJason Jin #include "../common/sgmii_riser.h" 449490a7f1SKumar Gala 459490a7f1SKumar Gala phys_size_t fixed_sdram(void); 469490a7f1SKumar Gala 479490a7f1SKumar Gala int checkboard (void) 489490a7f1SKumar Gala { 499490a7f1SKumar Gala printf ("Board: MPC8536DS, System ID: 0x%02x, " 509490a7f1SKumar Gala "System Version: 0x%02x, FPGA Version: 0x%02x\n", 519490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER), 529490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_PVER)); 539490a7f1SKumar Gala return 0; 549490a7f1SKumar Gala } 559490a7f1SKumar Gala 569490a7f1SKumar Gala phys_size_t 579490a7f1SKumar Gala initdram(int board_type) 589490a7f1SKumar Gala { 599490a7f1SKumar Gala phys_size_t dram_size = 0; 609490a7f1SKumar Gala 619490a7f1SKumar Gala puts("Initializing...."); 629490a7f1SKumar Gala 639490a7f1SKumar Gala #ifdef CONFIG_SPD_EEPROM 649490a7f1SKumar Gala dram_size = fsl_ddr_sdram(); 659490a7f1SKumar Gala #else 669490a7f1SKumar Gala dram_size = fixed_sdram(); 679490a7f1SKumar Gala #endif 68e57f0fa1SDave Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000); 69e57f0fa1SDave Liu dram_size *= 0x100000; 709490a7f1SKumar Gala 719490a7f1SKumar Gala puts(" DDR: "); 729490a7f1SKumar Gala return dram_size; 739490a7f1SKumar Gala } 749490a7f1SKumar Gala 759490a7f1SKumar Gala #if !defined(CONFIG_SPD_EEPROM) 769490a7f1SKumar Gala /* 779490a7f1SKumar Gala * Fixed sdram init -- doesn't use serial presence detect. 789490a7f1SKumar Gala */ 799490a7f1SKumar Gala 809490a7f1SKumar Gala phys_size_t fixed_sdram (void) 819490a7f1SKumar Gala { 826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR; 839490a7f1SKumar Gala volatile ccsr_ddr_t *ddr= &immap->im_ddr; 849490a7f1SKumar Gala uint d_init; 859490a7f1SKumar Gala 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; 889490a7f1SKumar Gala 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1; 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2; 999490a7f1SKumar Gala 1009490a7f1SKumar Gala #if defined (CONFIG_DDR_ECC) 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN; 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS; 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_sbe = CONFIG_SYS_DDR_SBE; 1049490a7f1SKumar Gala #endif 1059490a7f1SKumar Gala asm("sync;isync"); 1069490a7f1SKumar Gala 1079490a7f1SKumar Gala udelay(500); 1089490a7f1SKumar Gala 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL; 1109490a7f1SKumar Gala 1119490a7f1SKumar Gala #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 1129490a7f1SKumar Gala d_init = 1; 1139490a7f1SKumar Gala debug("DDR - 1st controller: memory initializing\n"); 1149490a7f1SKumar Gala /* 1159490a7f1SKumar Gala * Poll until memory is initialized. 1169490a7f1SKumar Gala * 512 Meg at 400 might hit this 200 times or so. 1179490a7f1SKumar Gala */ 1189490a7f1SKumar Gala while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) { 1199490a7f1SKumar Gala udelay(1000); 1209490a7f1SKumar Gala } 1219490a7f1SKumar Gala debug("DDR: memory initialized\n\n"); 1229490a7f1SKumar Gala asm("sync; isync"); 1239490a7f1SKumar Gala udelay(500); 1249490a7f1SKumar Gala #endif 1259490a7f1SKumar Gala 1269490a7f1SKumar Gala return 512 * 1024 * 1024; 1279490a7f1SKumar Gala } 1289490a7f1SKumar Gala 1299490a7f1SKumar Gala #endif 1309490a7f1SKumar Gala 1319490a7f1SKumar Gala #ifdef CONFIG_PCI1 1329490a7f1SKumar Gala static struct pci_controller pci1_hose; 1339490a7f1SKumar Gala #endif 1349490a7f1SKumar Gala 1359490a7f1SKumar Gala #ifdef CONFIG_PCIE1 1369490a7f1SKumar Gala static struct pci_controller pcie1_hose; 1379490a7f1SKumar Gala #endif 1389490a7f1SKumar Gala 1399490a7f1SKumar Gala #ifdef CONFIG_PCIE2 1409490a7f1SKumar Gala static struct pci_controller pcie2_hose; 1419490a7f1SKumar Gala #endif 1429490a7f1SKumar Gala 1439490a7f1SKumar Gala #ifdef CONFIG_PCIE3 1449490a7f1SKumar Gala static struct pci_controller pcie3_hose; 1459490a7f1SKumar Gala #endif 1469490a7f1SKumar Gala 1472dba0deaSKumar Gala extern int fsl_pci_setup_inbound_windows(struct pci_region *r); 1482dba0deaSKumar Gala extern void fsl_pci_init(struct pci_controller *hose); 1492dba0deaSKumar Gala 1509490a7f1SKumar Gala int first_free_busno=0; 1519490a7f1SKumar Gala 1529490a7f1SKumar Gala void 1539490a7f1SKumar Gala pci_init_board(void) 1549490a7f1SKumar Gala { 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 1569490a7f1SKumar Gala uint devdisr = gur->devdisr; 1579490a7f1SKumar Gala uint sdrs2_io_sel = 1589490a7f1SKumar Gala (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; 1599490a7f1SKumar Gala uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; 1609490a7f1SKumar Gala uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; 1619490a7f1SKumar Gala 1629490a7f1SKumar Gala debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\ 1639490a7f1SKumar Gala host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent); 1649490a7f1SKumar Gala 1659490a7f1SKumar Gala if (sdrs2_io_sel == 7) 1669490a7f1SKumar Gala printf(" Serdes2 disalbed\n"); 1679490a7f1SKumar Gala else if (sdrs2_io_sel == 4) { 1689490a7f1SKumar Gala printf(" eTSEC1 is in sgmii mode.\n"); 1699490a7f1SKumar Gala printf(" eTSEC3 is in sgmii mode.\n"); 1709490a7f1SKumar Gala } else if (sdrs2_io_sel == 6) 1719490a7f1SKumar Gala printf(" eTSEC1 is in sgmii mode.\n"); 1729490a7f1SKumar Gala 1739490a7f1SKumar Gala #ifdef CONFIG_PCIE3 1749490a7f1SKumar Gala { 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR; 1769490a7f1SKumar Gala struct pci_controller *hose = &pcie3_hose; 1779490a7f1SKumar Gala int pcie_ep = (host_agent == 1); 1789490a7f1SKumar Gala int pcie_configured = (io_sel == 7); 1792dba0deaSKumar Gala struct pci_region *r = hose->regions; 1809490a7f1SKumar Gala 1819490a7f1SKumar Gala if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ 1829490a7f1SKumar Gala printf ("\n PCIE3 connected to Slot3 as %s (base address %x)", 1839490a7f1SKumar Gala pcie_ep ? "End Point" : "Root Complex", 1849490a7f1SKumar Gala (uint)pci); 1859490a7f1SKumar Gala if (pci->pme_msg_det) { 1869490a7f1SKumar Gala pci->pme_msg_det = 0xffffffff; 1879490a7f1SKumar Gala debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); 1889490a7f1SKumar Gala } 1899490a7f1SKumar Gala printf ("\n"); 1909490a7f1SKumar Gala 1919490a7f1SKumar Gala /* inbound */ 1922dba0deaSKumar Gala r += fsl_pci_setup_inbound_windows(r); 1939490a7f1SKumar Gala 1949490a7f1SKumar Gala /* outbound memory */ 1952dba0deaSKumar Gala pci_set_region(r++, 19610795f42SKumar Gala CONFIG_SYS_PCIE3_MEM_BUS, 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE3_MEM_PHYS, 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE3_MEM_SIZE, 1999490a7f1SKumar Gala PCI_REGION_MEM); 2009490a7f1SKumar Gala 2019490a7f1SKumar Gala /* outbound io */ 2022dba0deaSKumar Gala pci_set_region(r++, 2035f91ef6aSKumar Gala CONFIG_SYS_PCIE3_IO_BUS, 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE3_IO_PHYS, 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE3_IO_SIZE, 2069490a7f1SKumar Gala PCI_REGION_IO); 2079490a7f1SKumar Gala 2082dba0deaSKumar Gala hose->region_count = r - hose->regions; 2099490a7f1SKumar Gala 2109490a7f1SKumar Gala hose->first_busno=first_free_busno; 2119490a7f1SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 2129490a7f1SKumar Gala 2139490a7f1SKumar Gala fsl_pci_init(hose); 2149490a7f1SKumar Gala 2159490a7f1SKumar Gala first_free_busno=hose->last_busno+1; 2169490a7f1SKumar Gala printf (" PCIE3 on bus %02x - %02x\n", 2179490a7f1SKumar Gala hose->first_busno,hose->last_busno); 2189490a7f1SKumar Gala } else { 2199490a7f1SKumar Gala printf (" PCIE3: disabled\n"); 2209490a7f1SKumar Gala } 2219490a7f1SKumar Gala 2229490a7f1SKumar Gala } 2239490a7f1SKumar Gala #else 2249490a7f1SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */ 2259490a7f1SKumar Gala #endif 2269490a7f1SKumar Gala 2279490a7f1SKumar Gala #ifdef CONFIG_PCIE1 2289490a7f1SKumar Gala { 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR; 2309490a7f1SKumar Gala struct pci_controller *hose = &pcie1_hose; 2319490a7f1SKumar Gala int pcie_ep = (host_agent == 5); 2329490a7f1SKumar Gala int pcie_configured = (io_sel == 2 || io_sel == 3 2339490a7f1SKumar Gala || io_sel == 5 || io_sel == 7); 2342dba0deaSKumar Gala struct pci_region *r = hose->regions; 2359490a7f1SKumar Gala 2369490a7f1SKumar Gala if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ 2379490a7f1SKumar Gala printf ("\n PCIE1 connected to Slot1 as %s (base address %x)", 2389490a7f1SKumar Gala pcie_ep ? "End Point" : "Root Complex", 2399490a7f1SKumar Gala (uint)pci); 2409490a7f1SKumar Gala if (pci->pme_msg_det) { 2419490a7f1SKumar Gala pci->pme_msg_det = 0xffffffff; 2429490a7f1SKumar Gala debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); 2439490a7f1SKumar Gala } 2449490a7f1SKumar Gala printf ("\n"); 2459490a7f1SKumar Gala 2469490a7f1SKumar Gala /* inbound */ 2472dba0deaSKumar Gala r += fsl_pci_setup_inbound_windows(r); 2489490a7f1SKumar Gala 2499490a7f1SKumar Gala /* outbound memory */ 2502dba0deaSKumar Gala pci_set_region(r++, 25110795f42SKumar Gala CONFIG_SYS_PCIE1_MEM_BUS, 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_MEM_PHYS, 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_MEM_SIZE, 2549490a7f1SKumar Gala PCI_REGION_MEM); 2559490a7f1SKumar Gala 2569490a7f1SKumar Gala /* outbound io */ 2572dba0deaSKumar Gala pci_set_region(r++, 2585f91ef6aSKumar Gala CONFIG_SYS_PCIE1_IO_BUS, 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_IO_PHYS, 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_IO_SIZE, 2619490a7f1SKumar Gala PCI_REGION_IO); 2629490a7f1SKumar Gala 26310795f42SKumar Gala #ifdef CONFIG_SYS_PCIE1_MEM_BUS2 2649490a7f1SKumar Gala /* outbound memory */ 2652dba0deaSKumar Gala pci_set_region(r++, 26610795f42SKumar Gala CONFIG_SYS_PCIE1_MEM_BUS2, 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_MEM_PHYS2, 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE1_MEM_SIZE2, 2699490a7f1SKumar Gala PCI_REGION_MEM); 2709490a7f1SKumar Gala #endif 2712dba0deaSKumar Gala hose->region_count = r - hose->regions; 2729490a7f1SKumar Gala hose->first_busno=first_free_busno; 2739490a7f1SKumar Gala 2749490a7f1SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 2759490a7f1SKumar Gala 2769490a7f1SKumar Gala fsl_pci_init(hose); 2779490a7f1SKumar Gala 2789490a7f1SKumar Gala first_free_busno=hose->last_busno+1; 2799490a7f1SKumar Gala printf(" PCIE1 on bus %02x - %02x\n", 2809490a7f1SKumar Gala hose->first_busno,hose->last_busno); 2819490a7f1SKumar Gala 2829490a7f1SKumar Gala } else { 2839490a7f1SKumar Gala printf (" PCIE1: disabled\n"); 2849490a7f1SKumar Gala } 2859490a7f1SKumar Gala 2869490a7f1SKumar Gala } 2879490a7f1SKumar Gala #else 2889490a7f1SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */ 2899490a7f1SKumar Gala #endif 2909490a7f1SKumar Gala 2919490a7f1SKumar Gala #ifdef CONFIG_PCIE2 2929490a7f1SKumar Gala { 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR; 2949490a7f1SKumar Gala struct pci_controller *hose = &pcie2_hose; 2959490a7f1SKumar Gala int pcie_ep = (host_agent == 3); 2969490a7f1SKumar Gala int pcie_configured = (io_sel == 5 || io_sel == 7); 2972dba0deaSKumar Gala struct pci_region *r = hose->regions; 2989490a7f1SKumar Gala 2999490a7f1SKumar Gala if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ 3009490a7f1SKumar Gala printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)", 3019490a7f1SKumar Gala pcie_ep ? "End Point" : "Root Complex", 3029490a7f1SKumar Gala (uint)pci); 3039490a7f1SKumar Gala if (pci->pme_msg_det) { 3049490a7f1SKumar Gala pci->pme_msg_det = 0xffffffff; 3059490a7f1SKumar Gala debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); 3069490a7f1SKumar Gala } 3079490a7f1SKumar Gala printf ("\n"); 3089490a7f1SKumar Gala 3099490a7f1SKumar Gala /* inbound */ 3102dba0deaSKumar Gala r += fsl_pci_setup_inbound_windows(r); 3119490a7f1SKumar Gala 3129490a7f1SKumar Gala /* outbound memory */ 3132dba0deaSKumar Gala pci_set_region(r++, 31410795f42SKumar Gala CONFIG_SYS_PCIE2_MEM_BUS, 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_MEM_PHYS, 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_MEM_SIZE, 3179490a7f1SKumar Gala PCI_REGION_MEM); 3189490a7f1SKumar Gala 3199490a7f1SKumar Gala /* outbound io */ 3202dba0deaSKumar Gala pci_set_region(r++, 3215f91ef6aSKumar Gala CONFIG_SYS_PCIE2_IO_BUS, 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_IO_PHYS, 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_IO_SIZE, 3249490a7f1SKumar Gala PCI_REGION_IO); 3259490a7f1SKumar Gala 32610795f42SKumar Gala #ifdef CONFIG_SYS_PCIE2_MEM_BUS2 3279490a7f1SKumar Gala /* outbound memory */ 3282dba0deaSKumar Gala pci_set_region(r++, 32910795f42SKumar Gala CONFIG_SYS_PCIE2_MEM_BUS2, 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_MEM_PHYS2, 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCIE2_MEM_SIZE2, 3329490a7f1SKumar Gala PCI_REGION_MEM); 3339490a7f1SKumar Gala #endif 3342dba0deaSKumar Gala hose->region_count = r - hose->regions; 3359490a7f1SKumar Gala hose->first_busno=first_free_busno; 3369490a7f1SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 3379490a7f1SKumar Gala 3389490a7f1SKumar Gala fsl_pci_init(hose); 3399490a7f1SKumar Gala first_free_busno=hose->last_busno+1; 3409490a7f1SKumar Gala printf (" PCIE2 on bus %02x - %02x\n", 3419490a7f1SKumar Gala hose->first_busno,hose->last_busno); 3429490a7f1SKumar Gala 3439490a7f1SKumar Gala } else { 3449490a7f1SKumar Gala printf (" PCIE2: disabled\n"); 3459490a7f1SKumar Gala } 3469490a7f1SKumar Gala 3479490a7f1SKumar Gala } 3489490a7f1SKumar Gala #else 3499490a7f1SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */ 3509490a7f1SKumar Gala #endif 3519490a7f1SKumar Gala 3529490a7f1SKumar Gala 3539490a7f1SKumar Gala #ifdef CONFIG_PCI1 3549490a7f1SKumar Gala { 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR; 3569490a7f1SKumar Gala struct pci_controller *hose = &pci1_hose; 3572dba0deaSKumar Gala struct pci_region *r = hose->regions; 3589490a7f1SKumar Gala 3599490a7f1SKumar Gala uint pci_agent = (host_agent == 6); 3609490a7f1SKumar Gala uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */ 3619490a7f1SKumar Gala uint pci_32 = 1; 3629490a7f1SKumar Gala uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */ 3639490a7f1SKumar Gala uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */ 3649490a7f1SKumar Gala 3659490a7f1SKumar Gala 3669490a7f1SKumar Gala if (!(devdisr & MPC85xx_DEVDISR_PCI1)) { 3679490a7f1SKumar Gala printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n", 3689490a7f1SKumar Gala (pci_32) ? 32 : 64, 3699490a7f1SKumar Gala (pci_speed == 33333000) ? "33" : 3709490a7f1SKumar Gala (pci_speed == 66666000) ? "66" : "unknown", 3719490a7f1SKumar Gala pci_clk_sel ? "sync" : "async", 3729490a7f1SKumar Gala pci_agent ? "agent" : "host", 3739490a7f1SKumar Gala pci_arb ? "arbiter" : "external-arbiter", 3749490a7f1SKumar Gala (uint)pci 3759490a7f1SKumar Gala ); 3769490a7f1SKumar Gala 3779490a7f1SKumar Gala /* inbound */ 3782dba0deaSKumar Gala r += fsl_pci_setup_inbound_windows(r); 3799490a7f1SKumar Gala 3809490a7f1SKumar Gala /* outbound memory */ 3812dba0deaSKumar Gala pci_set_region(r++, 38210795f42SKumar Gala CONFIG_SYS_PCI1_MEM_BUS, 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_MEM_PHYS, 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_MEM_SIZE, 3859490a7f1SKumar Gala PCI_REGION_MEM); 3869490a7f1SKumar Gala 3879490a7f1SKumar Gala /* outbound io */ 3882dba0deaSKumar Gala pci_set_region(r++, 3895f91ef6aSKumar Gala CONFIG_SYS_PCI1_IO_BUS, 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_IO_PHYS, 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_IO_SIZE, 3929490a7f1SKumar Gala PCI_REGION_IO); 3932dba0deaSKumar Gala 39410795f42SKumar Gala #ifdef CONFIG_SYS_PCI1_MEM_BUS2 3959490a7f1SKumar Gala /* outbound memory */ 3962dba0deaSKumar Gala pci_set_region(r++, 39710795f42SKumar Gala CONFIG_SYS_PCI1_MEM_BUS2, 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_MEM_PHYS2, 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_PCI1_MEM_SIZE2, 4009490a7f1SKumar Gala PCI_REGION_MEM); 4019490a7f1SKumar Gala #endif 4022dba0deaSKumar Gala hose->region_count = r - hose->regions; 4039490a7f1SKumar Gala hose->first_busno=first_free_busno; 4049490a7f1SKumar Gala pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 4059490a7f1SKumar Gala 4069490a7f1SKumar Gala fsl_pci_init(hose); 4079490a7f1SKumar Gala first_free_busno=hose->last_busno+1; 4089490a7f1SKumar Gala printf ("PCI on bus %02x - %02x\n", 4099490a7f1SKumar Gala hose->first_busno,hose->last_busno); 4109490a7f1SKumar Gala } else { 4119490a7f1SKumar Gala printf (" PCI: disabled\n"); 4129490a7f1SKumar Gala } 4139490a7f1SKumar Gala } 4149490a7f1SKumar Gala #else 4159490a7f1SKumar Gala gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */ 4169490a7f1SKumar Gala #endif 4179490a7f1SKumar Gala } 4189490a7f1SKumar Gala 4199490a7f1SKumar Gala 4209490a7f1SKumar Gala int board_early_init_r(void) 4219490a7f1SKumar Gala { 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; 4239490a7f1SKumar Gala const u8 flash_esel = 1; 4249490a7f1SKumar Gala 4259490a7f1SKumar Gala /* 4269490a7f1SKumar Gala * Remap Boot flash + PROMJET region to caching-inhibited 4279490a7f1SKumar Gala * so that flash can be erased properly. 4289490a7f1SKumar Gala */ 4299490a7f1SKumar Gala 4307c0d4a75SKumar Gala /* Flush d-cache and invalidate i-cache of any FLASH data */ 4317c0d4a75SKumar Gala flush_dcache(); 4327c0d4a75SKumar Gala invalidate_icache(); 4339490a7f1SKumar Gala 4349490a7f1SKumar Gala /* invalidate existing TLB entry for flash + promjet */ 4359490a7f1SKumar Gala disable_tlb(flash_esel); 4369490a7f1SKumar Gala 437c953ddfdSKumar Gala set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */ 4389490a7f1SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */ 4399490a7f1SKumar Gala 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */ 4409490a7f1SKumar Gala 4419490a7f1SKumar Gala return 0; 4429490a7f1SKumar Gala } 4439490a7f1SKumar Gala 4449490a7f1SKumar Gala #ifdef CONFIG_GET_CLK_FROM_ICS307 4459490a7f1SKumar Gala /* decode S[0-2] to Output Divider (OD) */ 4469490a7f1SKumar Gala static unsigned char 4479490a7f1SKumar Gala ics307_S_to_OD[] = { 4489490a7f1SKumar Gala 10, 2, 8, 4, 5, 7, 3, 6 4499490a7f1SKumar Gala }; 4509490a7f1SKumar Gala 4519490a7f1SKumar Gala /* Calculate frequency being generated by ICS307-02 clock chip based upon 4529490a7f1SKumar Gala * the control bytes being programmed into it. */ 4539490a7f1SKumar Gala /* XXX: This function should probably go into a common library */ 4549490a7f1SKumar Gala static unsigned long 4559490a7f1SKumar Gala ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2) 4569490a7f1SKumar Gala { 4579490a7f1SKumar Gala const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ; 4589490a7f1SKumar Gala unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1); 4599490a7f1SKumar Gala unsigned long RDW = cw2 & 0x7F; 4609490a7f1SKumar Gala unsigned long OD = ics307_S_to_OD[cw0 & 0x7]; 4619490a7f1SKumar Gala unsigned long freq; 4629490a7f1SKumar Gala 4639490a7f1SKumar Gala /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */ 4649490a7f1SKumar Gala 4659490a7f1SKumar Gala /* cw0: C1 C0 TTL F1 F0 S2 S1 S0 4669490a7f1SKumar Gala * cw1: V8 V7 V6 V5 V4 V3 V2 V1 4679490a7f1SKumar Gala * cw2: V0 R6 R5 R4 R3 R2 R1 R0 4689490a7f1SKumar Gala * 4699490a7f1SKumar Gala * R6:R0 = Reference Divider Word (RDW) 4709490a7f1SKumar Gala * V8:V0 = VCO Divider Word (VDW) 4719490a7f1SKumar Gala * S2:S0 = Output Divider Select (OD) 4729490a7f1SKumar Gala * F1:F0 = Function of CLK2 Output 4739490a7f1SKumar Gala * TTL = duty cycle 4749490a7f1SKumar Gala * C1:C0 = internal load capacitance for cyrstal 4759490a7f1SKumar Gala */ 4769490a7f1SKumar Gala 4779490a7f1SKumar Gala /* Adding 1 to get a "nicely" rounded number, but this needs 4789490a7f1SKumar Gala * more tweaking to get a "properly" rounded number. */ 4799490a7f1SKumar Gala 4809490a7f1SKumar Gala freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD)); 4819490a7f1SKumar Gala 4829490a7f1SKumar Gala debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2, 4839490a7f1SKumar Gala freq); 4849490a7f1SKumar Gala return freq; 4859490a7f1SKumar Gala } 4869490a7f1SKumar Gala 4879490a7f1SKumar Gala unsigned long 4889490a7f1SKumar Gala get_board_sys_clk(ulong dummy) 4899490a7f1SKumar Gala { 4909490a7f1SKumar Gala return ics307_clk_freq ( 4919490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VSYSCLK0), 4929490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VSYSCLK1), 4939490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VSYSCLK2) 4949490a7f1SKumar Gala ); 4959490a7f1SKumar Gala } 4969490a7f1SKumar Gala 4979490a7f1SKumar Gala unsigned long 4989490a7f1SKumar Gala get_board_ddr_clk(ulong dummy) 4999490a7f1SKumar Gala { 5009490a7f1SKumar Gala return ics307_clk_freq ( 5019490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VDDRCLK0), 5029490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VDDRCLK1), 5039490a7f1SKumar Gala in8(PIXIS_BASE + PIXIS_VDDRCLK2) 5049490a7f1SKumar Gala ); 5059490a7f1SKumar Gala } 5069490a7f1SKumar Gala #else 5079490a7f1SKumar Gala unsigned long 5089490a7f1SKumar Gala get_board_sys_clk(ulong dummy) 5099490a7f1SKumar Gala { 5109490a7f1SKumar Gala u8 i; 5119490a7f1SKumar Gala ulong val = 0; 5129490a7f1SKumar Gala 5139490a7f1SKumar Gala i = in8(PIXIS_BASE + PIXIS_SPD); 5149490a7f1SKumar Gala i &= 0x07; 5159490a7f1SKumar Gala 5169490a7f1SKumar Gala switch (i) { 5179490a7f1SKumar Gala case 0: 5189490a7f1SKumar Gala val = 33333333; 5199490a7f1SKumar Gala break; 5209490a7f1SKumar Gala case 1: 5219490a7f1SKumar Gala val = 40000000; 5229490a7f1SKumar Gala break; 5239490a7f1SKumar Gala case 2: 5249490a7f1SKumar Gala val = 50000000; 5259490a7f1SKumar Gala break; 5269490a7f1SKumar Gala case 3: 5279490a7f1SKumar Gala val = 66666666; 5289490a7f1SKumar Gala break; 5299490a7f1SKumar Gala case 4: 5309490a7f1SKumar Gala val = 83333333; 5319490a7f1SKumar Gala break; 5329490a7f1SKumar Gala case 5: 5339490a7f1SKumar Gala val = 100000000; 5349490a7f1SKumar Gala break; 5359490a7f1SKumar Gala case 6: 5369490a7f1SKumar Gala val = 133333333; 5379490a7f1SKumar Gala break; 5389490a7f1SKumar Gala case 7: 5399490a7f1SKumar Gala val = 166666666; 5409490a7f1SKumar Gala break; 5419490a7f1SKumar Gala } 5429490a7f1SKumar Gala 5439490a7f1SKumar Gala return val; 5449490a7f1SKumar Gala } 5459490a7f1SKumar Gala 5469490a7f1SKumar Gala unsigned long 5479490a7f1SKumar Gala get_board_ddr_clk(ulong dummy) 5489490a7f1SKumar Gala { 5499490a7f1SKumar Gala u8 i; 5509490a7f1SKumar Gala ulong val = 0; 5519490a7f1SKumar Gala 5529490a7f1SKumar Gala i = in8(PIXIS_BASE + PIXIS_SPD); 5539490a7f1SKumar Gala i &= 0x38; 5549490a7f1SKumar Gala i >>= 3; 5559490a7f1SKumar Gala 5569490a7f1SKumar Gala switch (i) { 5579490a7f1SKumar Gala case 0: 5589490a7f1SKumar Gala val = 33333333; 5599490a7f1SKumar Gala break; 5609490a7f1SKumar Gala case 1: 5619490a7f1SKumar Gala val = 40000000; 5629490a7f1SKumar Gala break; 5639490a7f1SKumar Gala case 2: 5649490a7f1SKumar Gala val = 50000000; 5659490a7f1SKumar Gala break; 5669490a7f1SKumar Gala case 3: 5679490a7f1SKumar Gala val = 66666666; 5689490a7f1SKumar Gala break; 5699490a7f1SKumar Gala case 4: 5709490a7f1SKumar Gala val = 83333333; 5719490a7f1SKumar Gala break; 5729490a7f1SKumar Gala case 5: 5739490a7f1SKumar Gala val = 100000000; 5749490a7f1SKumar Gala break; 5759490a7f1SKumar Gala case 6: 5769490a7f1SKumar Gala val = 133333333; 5779490a7f1SKumar Gala break; 5789490a7f1SKumar Gala case 7: 5799490a7f1SKumar Gala val = 166666666; 5809490a7f1SKumar Gala break; 5819490a7f1SKumar Gala } 5829490a7f1SKumar Gala return val; 5839490a7f1SKumar Gala } 5849490a7f1SKumar Gala #endif 5859490a7f1SKumar Gala 586cf7e399fSMike Frysinger int sata_initialize(void) 5870f8cbc18SJason Jin { 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 5890f8cbc18SJason Jin uint sdrs2_io_sel = 5900f8cbc18SJason Jin (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; 5910f8cbc18SJason Jin if (sdrs2_io_sel & 0x04) 5920f8cbc18SJason Jin return 1; 593cf7e399fSMike Frysinger 594cf7e399fSMike Frysinger return __sata_initialize(); 5950f8cbc18SJason Jin } 5960f8cbc18SJason Jin 5972e26d837SJason Jin int board_eth_init(bd_t *bis) 5982e26d837SJason Jin { 5992e26d837SJason Jin #ifdef CONFIG_TSEC_ENET 6002e26d837SJason Jin struct tsec_info_struct tsec_info[2]; 6012e26d837SJason Jin volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 6022e26d837SJason Jin int num = 0; 6032e26d837SJason Jin uint sdrs2_io_sel = 6042e26d837SJason Jin (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; 6052e26d837SJason Jin 6062e26d837SJason Jin #ifdef CONFIG_TSEC1 6072e26d837SJason Jin SET_STD_TSEC_INFO(tsec_info[num], 1); 6082e26d837SJason Jin if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) { 6092e26d837SJason Jin tsec_info[num].phyaddr = 0; 6102e26d837SJason Jin tsec_info[num].flags |= TSEC_SGMII; 6112e26d837SJason Jin } 6122e26d837SJason Jin num++; 6132e26d837SJason Jin #endif 6142e26d837SJason Jin #ifdef CONFIG_TSEC3 6152e26d837SJason Jin SET_STD_TSEC_INFO(tsec_info[num], 3); 6162e26d837SJason Jin if (sdrs2_io_sel == 4) { 6172e26d837SJason Jin tsec_info[num].phyaddr = 1; 6182e26d837SJason Jin tsec_info[num].flags |= TSEC_SGMII; 6192e26d837SJason Jin } 6202e26d837SJason Jin num++; 6212e26d837SJason Jin #endif 6222e26d837SJason Jin 6232e26d837SJason Jin if (!num) { 6242e26d837SJason Jin printf("No TSECs initialized\n"); 6252e26d837SJason Jin return 0; 6262e26d837SJason Jin } 6272e26d837SJason Jin 628*feede8b0SAndy Fleming #ifdef CONFIG_FSL_SGMII_RISER 6292e26d837SJason Jin if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) 6302e26d837SJason Jin fsl_sgmii_riser_init(tsec_info, num); 631*feede8b0SAndy Fleming #endif 6322e26d837SJason Jin 6332e26d837SJason Jin tsec_eth_init(bis, tsec_info, num); 6342e26d837SJason Jin #endif 6352e26d837SJason Jin return pci_eth_init(bis); 6362e26d837SJason Jin } 6372e26d837SJason Jin 6389490a7f1SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP) 6392dba0deaSKumar Gala extern void ft_fsl_pci_setup(void *blob, const char *pci_alias, 6402dba0deaSKumar Gala struct pci_controller *hose); 6419490a7f1SKumar Gala 6422dba0deaSKumar Gala void ft_board_setup(void *blob, bd_t *bd) 6432dba0deaSKumar Gala { 6449490a7f1SKumar Gala ft_cpu_setup(blob, bd); 6459490a7f1SKumar Gala 6469490a7f1SKumar Gala #ifdef CONFIG_PCI1 6472dba0deaSKumar Gala ft_fsl_pci_setup(blob, "pci0", &pci1_hose); 6489490a7f1SKumar Gala #endif 6499490a7f1SKumar Gala #ifdef CONFIG_PCIE2 6502dba0deaSKumar Gala ft_fsl_pci_setup(blob, "pci1", &pcie2_hose); 6512dba0deaSKumar Gala #endif 6522dba0deaSKumar Gala #ifdef CONFIG_PCIE2 6532dba0deaSKumar Gala ft_fsl_pci_setup(blob, "pci2", &pcie1_hose); 6549490a7f1SKumar Gala #endif 6559490a7f1SKumar Gala #ifdef CONFIG_PCIE1 6562dba0deaSKumar Gala ft_fsl_pci_setup(blob, "pci3", &pcie3_hose); 6579490a7f1SKumar Gala #endif 658*feede8b0SAndy Fleming #ifdef CONFIG_FSL_SGMII_RISER 659*feede8b0SAndy Fleming fsl_sgmii_riser_fdt_fixup(blob); 660*feede8b0SAndy Fleming #endif 6619490a7f1SKumar Gala } 6629490a7f1SKumar Gala #endif 663