19490a7f1SKumar Gala /* 254648985SKumar Gala * Copyright 2008-2010 Freescale Semiconductor, Inc. 39490a7f1SKumar Gala * 49490a7f1SKumar Gala * See file CREDITS for list of people who contributed to this 59490a7f1SKumar Gala * project. 69490a7f1SKumar Gala * 79490a7f1SKumar Gala * This program is free software; you can redistribute it and/or 89490a7f1SKumar Gala * modify it under the terms of the GNU General Public License as 99490a7f1SKumar Gala * published by the Free Software Foundation; either version 2 of 109490a7f1SKumar Gala * the License, or (at your option) any later version. 119490a7f1SKumar Gala * 129490a7f1SKumar Gala * This program is distributed in the hope that it will be useful, 139490a7f1SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 149490a7f1SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 159490a7f1SKumar Gala * GNU General Public License for more details. 169490a7f1SKumar Gala * 179490a7f1SKumar Gala * You should have received a copy of the GNU General Public License 189490a7f1SKumar Gala * along with this program; if not, write to the Free Software 199490a7f1SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 209490a7f1SKumar Gala * MA 02111-1307 USA 219490a7f1SKumar Gala */ 229490a7f1SKumar Gala 239490a7f1SKumar Gala #include <common.h> 249490a7f1SKumar Gala #include <command.h> 259490a7f1SKumar Gala #include <pci.h> 269490a7f1SKumar Gala #include <asm/processor.h> 279490a7f1SKumar Gala #include <asm/mmu.h> 287c0d4a75SKumar Gala #include <asm/cache.h> 299490a7f1SKumar Gala #include <asm/immap_85xx.h> 30c8514622SKumar Gala #include <asm/fsl_pci.h> 319490a7f1SKumar Gala #include <asm/fsl_ddr_sdram.h> 329490a7f1SKumar Gala #include <asm/io.h> 3354648985SKumar Gala #include <asm/fsl_serdes.h> 349490a7f1SKumar Gala #include <spd.h> 359490a7f1SKumar Gala #include <miiphy.h> 369490a7f1SKumar Gala #include <libfdt.h> 379490a7f1SKumar Gala #include <spd_sdram.h> 389490a7f1SKumar Gala #include <fdt_support.h> 392e26d837SJason Jin #include <tsec.h> 402e26d837SJason Jin #include <netdev.h> 4154a7cc49SWolfgang Denk #include <sata.h> 429490a7f1SKumar Gala 432e26d837SJason Jin #include "../common/sgmii_riser.h" 449490a7f1SKumar Gala 459490a7f1SKumar Gala phys_size_t fixed_sdram(void); 469490a7f1SKumar Gala 4780522dc8SAndy Fleming int board_early_init_f (void) 4880522dc8SAndy Fleming { 4980522dc8SAndy Fleming #ifdef CONFIG_MMC 5080522dc8SAndy Fleming volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 5180522dc8SAndy Fleming 5280522dc8SAndy Fleming setbits_be32(&gur->pmuxcr, 5380522dc8SAndy Fleming (MPC85xx_PMUXCR_SD_DATA | 5480522dc8SAndy Fleming MPC85xx_PMUXCR_SDHC_CD | 5580522dc8SAndy Fleming MPC85xx_PMUXCR_SDHC_WP)); 5680522dc8SAndy Fleming 5780522dc8SAndy Fleming #endif 5880522dc8SAndy Fleming return 0; 5980522dc8SAndy Fleming } 6080522dc8SAndy Fleming 619490a7f1SKumar Gala int checkboard (void) 629490a7f1SKumar Gala { 636bb5b412SKumar Gala u8 vboot; 646bb5b412SKumar Gala u8 *pixis_base = (u8 *)PIXIS_BASE; 656bb5b412SKumar Gala 666bb5b412SKumar Gala puts("Board: MPC8536DS "); 676bb5b412SKumar Gala #ifdef CONFIG_PHYS_64BIT 686bb5b412SKumar Gala puts("(36-bit addrmap) "); 696bb5b412SKumar Gala #endif 706bb5b412SKumar Gala 716bb5b412SKumar Gala printf ("Sys ID: 0x%02x, " 726bb5b412SKumar Gala "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ", 736bb5b412SKumar Gala in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER), 746bb5b412SKumar Gala in_8(pixis_base + PIXIS_PVER)); 756bb5b412SKumar Gala 766bb5b412SKumar Gala vboot = in_8(pixis_base + PIXIS_VBOOT); 776bb5b412SKumar Gala switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) { 786bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_NOR0: 796bb5b412SKumar Gala puts ("vBank: 0\n"); 806bb5b412SKumar Gala break; 816bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_NOR1: 826bb5b412SKumar Gala puts ("vBank: 1\n"); 836bb5b412SKumar Gala break; 846bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_NOR2: 856bb5b412SKumar Gala puts ("vBank: 2\n"); 866bb5b412SKumar Gala break; 876bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_NOR3: 886bb5b412SKumar Gala puts ("vBank: 3\n"); 896bb5b412SKumar Gala break; 906bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_PJET: 916bb5b412SKumar Gala puts ("Promjet\n"); 926bb5b412SKumar Gala break; 936bb5b412SKumar Gala case PIXIS_VBOOT_LBMAP_NAND: 946bb5b412SKumar Gala puts ("NAND\n"); 956bb5b412SKumar Gala break; 966bb5b412SKumar Gala } 976bb5b412SKumar Gala 989490a7f1SKumar Gala return 0; 999490a7f1SKumar Gala } 1009490a7f1SKumar Gala 1019490a7f1SKumar Gala phys_size_t 1029490a7f1SKumar Gala initdram(int board_type) 1039490a7f1SKumar Gala { 1049490a7f1SKumar Gala phys_size_t dram_size = 0; 1059490a7f1SKumar Gala 1069490a7f1SKumar Gala puts("Initializing...."); 1079490a7f1SKumar Gala 1089490a7f1SKumar Gala #ifdef CONFIG_SPD_EEPROM 1099490a7f1SKumar Gala dram_size = fsl_ddr_sdram(); 1109490a7f1SKumar Gala #else 1119490a7f1SKumar Gala dram_size = fixed_sdram(); 1129490a7f1SKumar Gala #endif 113e57f0fa1SDave Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000); 114e57f0fa1SDave Liu dram_size *= 0x100000; 1159490a7f1SKumar Gala 1169490a7f1SKumar Gala puts(" DDR: "); 1179490a7f1SKumar Gala return dram_size; 1189490a7f1SKumar Gala } 1199490a7f1SKumar Gala 1209490a7f1SKumar Gala #if !defined(CONFIG_SPD_EEPROM) 1219490a7f1SKumar Gala /* 1229490a7f1SKumar Gala * Fixed sdram init -- doesn't use serial presence detect. 1239490a7f1SKumar Gala */ 1249490a7f1SKumar Gala 1259490a7f1SKumar Gala phys_size_t fixed_sdram (void) 1269490a7f1SKumar Gala { 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR; 1289490a7f1SKumar Gala volatile ccsr_ddr_t *ddr= &immap->im_ddr; 1299490a7f1SKumar Gala uint d_init; 1309490a7f1SKumar Gala 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; 1339490a7f1SKumar Gala 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1; 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2; 1449490a7f1SKumar Gala 1459490a7f1SKumar Gala #if defined (CONFIG_DDR_ECC) 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN; 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS; 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->err_sbe = CONFIG_SYS_DDR_SBE; 1499490a7f1SKumar Gala #endif 1509490a7f1SKumar Gala asm("sync;isync"); 1519490a7f1SKumar Gala 1529490a7f1SKumar Gala udelay(500); 1539490a7f1SKumar Gala 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL; 1559490a7f1SKumar Gala 1569490a7f1SKumar Gala #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 1579490a7f1SKumar Gala d_init = 1; 1589490a7f1SKumar Gala debug("DDR - 1st controller: memory initializing\n"); 1599490a7f1SKumar Gala /* 1609490a7f1SKumar Gala * Poll until memory is initialized. 1619490a7f1SKumar Gala * 512 Meg at 400 might hit this 200 times or so. 1629490a7f1SKumar Gala */ 1639490a7f1SKumar Gala while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) { 1649490a7f1SKumar Gala udelay(1000); 1659490a7f1SKumar Gala } 1669490a7f1SKumar Gala debug("DDR: memory initialized\n\n"); 1679490a7f1SKumar Gala asm("sync; isync"); 1689490a7f1SKumar Gala udelay(500); 1699490a7f1SKumar Gala #endif 1709490a7f1SKumar Gala 1719490a7f1SKumar Gala return 512 * 1024 * 1024; 1729490a7f1SKumar Gala } 1739490a7f1SKumar Gala 1749490a7f1SKumar Gala #endif 1759490a7f1SKumar Gala 1769490a7f1SKumar Gala #ifdef CONFIG_PCI1 1779490a7f1SKumar Gala static struct pci_controller pci1_hose; 1789490a7f1SKumar Gala #endif 1799490a7f1SKumar Gala 1809490a7f1SKumar Gala #ifdef CONFIG_PCIE1 1819490a7f1SKumar Gala static struct pci_controller pcie1_hose; 1829490a7f1SKumar Gala #endif 1839490a7f1SKumar Gala 1849490a7f1SKumar Gala #ifdef CONFIG_PCIE2 1859490a7f1SKumar Gala static struct pci_controller pcie2_hose; 1869490a7f1SKumar Gala #endif 1879490a7f1SKumar Gala 1889490a7f1SKumar Gala #ifdef CONFIG_PCIE3 1899490a7f1SKumar Gala static struct pci_controller pcie3_hose; 1909490a7f1SKumar Gala #endif 1919490a7f1SKumar Gala 1928a414c42SMingkai Hu #ifdef CONFIG_PCI 1938a414c42SMingkai Hu void pci_init_board(void) 1949490a7f1SKumar Gala { 1958a414c42SMingkai Hu ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 1968a414c42SMingkai Hu struct fsl_pci_info pci_info[4]; 1978a414c42SMingkai Hu u32 devdisr, pordevsr, io_sel, sdrs2_io_sel; 1988a414c42SMingkai Hu u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel; 1998a414c42SMingkai Hu int first_free_busno = 0; 2008a414c42SMingkai Hu int num = 0; 2019490a7f1SKumar Gala 2028a414c42SMingkai Hu int pcie_ep, pcie_configured; 2038a414c42SMingkai Hu 2048a414c42SMingkai Hu devdisr = in_be32(&gur->devdisr); 2058a414c42SMingkai Hu pordevsr = in_be32(&gur->pordevsr); 2068a414c42SMingkai Hu porpllsr = in_be32(&gur->porpllsr); 2078a414c42SMingkai Hu io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; 2088a414c42SMingkai Hu sdrs2_io_sel = (pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; 2098a414c42SMingkai Hu 2108a414c42SMingkai Hu debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x\n", 2118a414c42SMingkai Hu devdisr, sdrs2_io_sel, io_sel); 2129490a7f1SKumar Gala 2139490a7f1SKumar Gala if (sdrs2_io_sel == 7) 2149490a7f1SKumar Gala printf(" Serdes2 disalbed\n"); 2159490a7f1SKumar Gala else if (sdrs2_io_sel == 4) { 2169490a7f1SKumar Gala printf(" eTSEC1 is in sgmii mode.\n"); 2179490a7f1SKumar Gala printf(" eTSEC3 is in sgmii mode.\n"); 2189490a7f1SKumar Gala } else if (sdrs2_io_sel == 6) 2199490a7f1SKumar Gala printf(" eTSEC1 is in sgmii mode.\n"); 2209490a7f1SKumar Gala 2218a414c42SMingkai Hu puts("\n"); 2229490a7f1SKumar Gala #ifdef CONFIG_PCIE3 22354648985SKumar Gala pcie_configured = is_serdes_configured(PCIE3); 2249490a7f1SKumar Gala 2258a414c42SMingkai Hu if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){ 22654648985SKumar Gala set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_512M, 22754648985SKumar Gala LAW_TRGT_IF_PCIE_3); 22854648985SKumar Gala set_next_law(CONFIG_SYS_PCIE3_IO_PHYS, LAW_SIZE_64K, 22954648985SKumar Gala LAW_TRGT_IF_PCIE_3); 2308a414c42SMingkai Hu SET_STD_PCIE_INFO(pci_info[num], 3); 2318a414c42SMingkai Hu pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs); 232*8ca78f2cSPeter Tyser printf("PCIE3: connected to Slot3 as %s (base address %lx)\n", 23364917ca3SPeter Tyser pcie_ep ? "Endpoint" : "Root Complex", 2348a414c42SMingkai Hu pci_info[num].regs); 2358a414c42SMingkai Hu first_free_busno = fsl_pci_init_port(&pci_info[num++], 2368a414c42SMingkai Hu &pcie3_hose, first_free_busno); 2379490a7f1SKumar Gala } else { 2389490a7f1SKumar Gala printf("PCIE3: disabled\n"); 2399490a7f1SKumar Gala } 2408a414c42SMingkai Hu 2418a414c42SMingkai Hu puts("\n"); 2429490a7f1SKumar Gala #else 2438a414c42SMingkai Hu setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */ 2449490a7f1SKumar Gala #endif 2459490a7f1SKumar Gala 2469490a7f1SKumar Gala #ifdef CONFIG_PCIE1 24754648985SKumar Gala pcie_configured = is_serdes_configured(PCIE1); 2489490a7f1SKumar Gala 2499490a7f1SKumar Gala if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ 25054648985SKumar Gala set_next_law(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_128M, 25154648985SKumar Gala LAW_TRGT_IF_PCIE_1); 25254648985SKumar Gala set_next_law(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_64K, 25354648985SKumar Gala LAW_TRGT_IF_PCIE_1); 2548a414c42SMingkai Hu SET_STD_PCIE_INFO(pci_info[num], 1); 2558a414c42SMingkai Hu pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs); 256*8ca78f2cSPeter Tyser printf("PCIE1: connected to Slot1 as %s (base address %lx)\n", 25764917ca3SPeter Tyser pcie_ep ? "Endpoint" : "Root Complex", 2588a414c42SMingkai Hu pci_info[num].regs); 2598a414c42SMingkai Hu first_free_busno = fsl_pci_init_port(&pci_info[num++], 2608a414c42SMingkai Hu &pcie1_hose, first_free_busno); 2619490a7f1SKumar Gala } else { 2629490a7f1SKumar Gala printf("PCIE1: disabled\n"); 2639490a7f1SKumar Gala } 2648a414c42SMingkai Hu 2658a414c42SMingkai Hu puts("\n"); 2669490a7f1SKumar Gala #else 2678a414c42SMingkai Hu setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */ 2689490a7f1SKumar Gala #endif 2699490a7f1SKumar Gala 2709490a7f1SKumar Gala #ifdef CONFIG_PCIE2 27154648985SKumar Gala pcie_configured = is_serdes_configured(PCIE2); 2729490a7f1SKumar Gala 2738a414c42SMingkai Hu if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){ 27454648985SKumar Gala set_next_law(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_128M, 27554648985SKumar Gala LAW_TRGT_IF_PCIE_2); 27654648985SKumar Gala set_next_law(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_64K, 27754648985SKumar Gala LAW_TRGT_IF_PCIE_2); 2788a414c42SMingkai Hu SET_STD_PCIE_INFO(pci_info[num], 2); 2798a414c42SMingkai Hu pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs); 280*8ca78f2cSPeter Tyser printf("PCIE2: connected to Slot 2 as %s (base address %lx)\n", 28164917ca3SPeter Tyser pcie_ep ? "Endpoint" : "Root Complex", 2828a414c42SMingkai Hu pci_info[num].regs); 2838a414c42SMingkai Hu first_free_busno = fsl_pci_init_port(&pci_info[num++], 2848a414c42SMingkai Hu &pcie2_hose, first_free_busno); 2859490a7f1SKumar Gala } else { 2869490a7f1SKumar Gala printf("PCIE2: disabled\n"); 2879490a7f1SKumar Gala } 2888a414c42SMingkai Hu 2898a414c42SMingkai Hu puts("\n"); 2909490a7f1SKumar Gala #else 2918a414c42SMingkai Hu setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */ 2929490a7f1SKumar Gala #endif 2939490a7f1SKumar Gala 2949490a7f1SKumar Gala #ifdef CONFIG_PCI1 2958a414c42SMingkai Hu pci_speed = 66666000; 2968a414c42SMingkai Hu pci_32 = 1; 2978a414c42SMingkai Hu pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; 2988a414c42SMingkai Hu pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; 2999490a7f1SKumar Gala 3009490a7f1SKumar Gala if (!(devdisr & MPC85xx_DEVDISR_PCI1)) { 30154648985SKumar Gala set_next_law(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_256M, 30254648985SKumar Gala LAW_TRGT_IF_PCI); 30354648985SKumar Gala set_next_law(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_64K, 30454648985SKumar Gala LAW_TRGT_IF_PCI); 3058a414c42SMingkai Hu SET_STD_PCI_INFO(pci_info[num], 1); 3068a414c42SMingkai Hu pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs); 307*8ca78f2cSPeter Tyser printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n", 3089490a7f1SKumar Gala (pci_32) ? 32 : 64, 3099490a7f1SKumar Gala (pci_speed == 33333000) ? "33" : 3109490a7f1SKumar Gala (pci_speed == 66666000) ? "66" : "unknown", 3119490a7f1SKumar Gala pci_clk_sel ? "sync" : "async", 3129490a7f1SKumar Gala pci_agent ? "agent" : "host", 3139490a7f1SKumar Gala pci_arb ? "arbiter" : "external-arbiter", 3148a414c42SMingkai Hu pci_info[num].regs); 3159490a7f1SKumar Gala 3168a414c42SMingkai Hu first_free_busno = fsl_pci_init_port(&pci_info[num++], 3178a414c42SMingkai Hu &pci1_hose, first_free_busno); 3189490a7f1SKumar Gala } else { 3199490a7f1SKumar Gala printf("PCI: disabled\n"); 3209490a7f1SKumar Gala } 3218a414c42SMingkai Hu 3228a414c42SMingkai Hu puts("\n"); 3239490a7f1SKumar Gala #else 3248a414c42SMingkai Hu setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */ 3259490a7f1SKumar Gala #endif 3269490a7f1SKumar Gala } 3278a414c42SMingkai Hu #endif 3289490a7f1SKumar Gala 3299490a7f1SKumar Gala int board_early_init_r(void) 3309490a7f1SKumar Gala { 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; 3325fb6ea3aSKumar Gala const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); 3339490a7f1SKumar Gala 3349490a7f1SKumar Gala /* 3359490a7f1SKumar Gala * Remap Boot flash + PROMJET region to caching-inhibited 3369490a7f1SKumar Gala * so that flash can be erased properly. 3379490a7f1SKumar Gala */ 3389490a7f1SKumar Gala 3397c0d4a75SKumar Gala /* Flush d-cache and invalidate i-cache of any FLASH data */ 3407c0d4a75SKumar Gala flush_dcache(); 3417c0d4a75SKumar Gala invalidate_icache(); 3429490a7f1SKumar Gala 3439490a7f1SKumar Gala /* invalidate existing TLB entry for flash + promjet */ 3449490a7f1SKumar Gala disable_tlb(flash_esel); 3459490a7f1SKumar Gala 346c953ddfdSKumar Gala set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */ 3479490a7f1SKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */ 3489490a7f1SKumar Gala 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */ 3499490a7f1SKumar Gala 3509490a7f1SKumar Gala return 0; 3519490a7f1SKumar Gala } 3529490a7f1SKumar Gala 3532e26d837SJason Jin int board_eth_init(bd_t *bis) 3542e26d837SJason Jin { 3552e26d837SJason Jin #ifdef CONFIG_TSEC_ENET 3562e26d837SJason Jin struct tsec_info_struct tsec_info[2]; 3572e26d837SJason Jin volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 3582e26d837SJason Jin int num = 0; 3592e26d837SJason Jin uint sdrs2_io_sel = 3602e26d837SJason Jin (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; 3612e26d837SJason Jin 3622e26d837SJason Jin #ifdef CONFIG_TSEC1 3632e26d837SJason Jin SET_STD_TSEC_INFO(tsec_info[num], 1); 3642e26d837SJason Jin if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) { 3652e26d837SJason Jin tsec_info[num].phyaddr = 0; 3662e26d837SJason Jin tsec_info[num].flags |= TSEC_SGMII; 3672e26d837SJason Jin } 3682e26d837SJason Jin num++; 3692e26d837SJason Jin #endif 3702e26d837SJason Jin #ifdef CONFIG_TSEC3 3712e26d837SJason Jin SET_STD_TSEC_INFO(tsec_info[num], 3); 3722e26d837SJason Jin if (sdrs2_io_sel == 4) { 3732e26d837SJason Jin tsec_info[num].phyaddr = 1; 3742e26d837SJason Jin tsec_info[num].flags |= TSEC_SGMII; 3752e26d837SJason Jin } 3762e26d837SJason Jin num++; 3772e26d837SJason Jin #endif 3782e26d837SJason Jin 3792e26d837SJason Jin if (!num) { 3802e26d837SJason Jin printf("No TSECs initialized\n"); 3812e26d837SJason Jin return 0; 3822e26d837SJason Jin } 3832e26d837SJason Jin 384feede8b0SAndy Fleming #ifdef CONFIG_FSL_SGMII_RISER 3852e26d837SJason Jin if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) 3862e26d837SJason Jin fsl_sgmii_riser_init(tsec_info, num); 387feede8b0SAndy Fleming #endif 3882e26d837SJason Jin 3892e26d837SJason Jin tsec_eth_init(bis, tsec_info, num); 3902e26d837SJason Jin #endif 3912e26d837SJason Jin return pci_eth_init(bis); 3922e26d837SJason Jin } 3932e26d837SJason Jin 3949490a7f1SKumar Gala #if defined(CONFIG_OF_BOARD_SETUP) 3952dba0deaSKumar Gala void ft_board_setup(void *blob, bd_t *bd) 3962dba0deaSKumar Gala { 3979490a7f1SKumar Gala ft_cpu_setup(blob, bd); 3989490a7f1SKumar Gala 3996525d51fSKumar Gala FT_FSL_PCI_SETUP; 4006525d51fSKumar Gala 401feede8b0SAndy Fleming #ifdef CONFIG_FSL_SGMII_RISER 402feede8b0SAndy Fleming fsl_sgmii_riser_fdt_fixup(blob); 403feede8b0SAndy Fleming #endif 4049490a7f1SKumar Gala } 4059490a7f1SKumar Gala #endif 406