xref: /rk3399_rockchip-uboot/board/freescale/mpc837xerdb/mpc837xerdb.c (revision 19e5118d1c4c9bd2dc9e52355774c8ea73839b5b)
15e918a98SKim Phillips /*
25e918a98SKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
35e918a98SKim Phillips  * Kevin Lam <kevin.lam@freescale.com>
45e918a98SKim Phillips  * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
55e918a98SKim Phillips  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
75e918a98SKim Phillips  */
85e918a98SKim Phillips 
95e918a98SKim Phillips #include <common.h>
10c9646ed7SAnton Vorontsov #include <hwconfig.h>
115e918a98SKim Phillips #include <i2c.h>
125e918a98SKim Phillips #include <asm/io.h>
137e1afb62SKumar Gala #include <asm/fsl_mpc83xx_serdes.h>
141ac4f320SJean-Christophe PLAGNIOL-VILLARD #include <fdt_support.h>
155e918a98SKim Phillips #include <spd_sdram.h>
1689c7784eSTimur Tabi #include <vsc7385.h>
17c9646ed7SAnton Vorontsov #include <fsl_esdhc.h>
1889c7784eSTimur Tabi 
196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_DRAM_TEST)
205e918a98SKim Phillips int
215e918a98SKim Phillips testdram(void)
225e918a98SKim Phillips {
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
255e918a98SKim Phillips 	uint *p;
265e918a98SKim Phillips 
275e918a98SKim Phillips 	printf("Testing DRAM from 0x%08x to 0x%08x\n",
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	       CONFIG_SYS_MEMTEST_START,
296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	       CONFIG_SYS_MEMTEST_END);
305e918a98SKim Phillips 
315e918a98SKim Phillips 	printf("DRAM test phase 1:\n");
325e918a98SKim Phillips 	for (p = pstart; p < pend; p++)
335e918a98SKim Phillips 		*p = 0xaaaaaaaa;
345e918a98SKim Phillips 
355e918a98SKim Phillips 	for (p = pstart; p < pend; p++) {
365e918a98SKim Phillips 		if (*p != 0xaaaaaaaa) {
375e918a98SKim Phillips 			printf("DRAM test fails at: %08x\n", (uint) p);
385e918a98SKim Phillips 			return 1;
395e918a98SKim Phillips 		}
405e918a98SKim Phillips 	}
415e918a98SKim Phillips 
425e918a98SKim Phillips 	printf("DRAM test phase 2:\n");
435e918a98SKim Phillips 	for (p = pstart; p < pend; p++)
445e918a98SKim Phillips 		*p = 0x55555555;
455e918a98SKim Phillips 
465e918a98SKim Phillips 	for (p = pstart; p < pend; p++) {
475e918a98SKim Phillips 		if (*p != 0x55555555) {
485e918a98SKim Phillips 			printf("DRAM test fails at: %08x\n", (uint) p);
495e918a98SKim Phillips 			return 1;
505e918a98SKim Phillips 		}
515e918a98SKim Phillips 	}
525e918a98SKim Phillips 
535e918a98SKim Phillips 	printf("DRAM test passed.\n");
545e918a98SKim Phillips 	return 0;
555e918a98SKim Phillips }
565e918a98SKim Phillips #endif
575e918a98SKim Phillips 
589adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
595e918a98SKim Phillips void ddr_enable_ecc(unsigned int dram_size);
605e918a98SKim Phillips #endif
615e918a98SKim Phillips int fixed_sdram(void);
625e918a98SKim Phillips 
639973e3c6SBecky Bruce phys_size_t initdram(int board_type)
645e918a98SKim Phillips {
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
665e918a98SKim Phillips 	u32 msize = 0;
675e918a98SKim Phillips 
685e918a98SKim Phillips 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
695e918a98SKim Phillips 		return -1;
705e918a98SKim Phillips 
715e918a98SKim Phillips #if defined(CONFIG_SPD_EEPROM)
725e918a98SKim Phillips 	msize = spd_sdram();
735e918a98SKim Phillips #else
745e918a98SKim Phillips 	msize = fixed_sdram();
755e918a98SKim Phillips #endif
765e918a98SKim Phillips 
779adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
785e918a98SKim Phillips 	/* Initialize DDR ECC byte */
795e918a98SKim Phillips 	ddr_enable_ecc(msize * 1024 * 1024);
805e918a98SKim Phillips #endif
815e918a98SKim Phillips 	/* return total bus DDR size(bytes) */
825e918a98SKim Phillips 	return (msize * 1024 * 1024);
835e918a98SKim Phillips }
845e918a98SKim Phillips 
855e918a98SKim Phillips #if !defined(CONFIG_SPD_EEPROM)
865e918a98SKim Phillips /*************************************************************************
875e918a98SKim Phillips  *  fixed sdram init -- doesn't use serial presence detect.
885e918a98SKim Phillips  ************************************************************************/
895e918a98SKim Phillips int fixed_sdram(void)
905e918a98SKim Phillips {
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
935e918a98SKim Phillips 	u32 msize_log2 = __ilog2(msize);
945e918a98SKim Phillips 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
965e918a98SKim Phillips 	im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
975e918a98SKim Phillips 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
995e918a98SKim Phillips 	udelay(50000);
1005e918a98SKim Phillips 
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
1025e918a98SKim Phillips 	udelay(1000);
1035e918a98SKim Phillips 
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
1065e918a98SKim Phillips 	udelay(1000);
1075e918a98SKim Phillips 
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
1175e918a98SKim Phillips 	sync();
1185e918a98SKim Phillips 	udelay(1000);
1195e918a98SKim Phillips 
1205e918a98SKim Phillips 	im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
1215e918a98SKim Phillips 	udelay(2000);
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	return CONFIG_SYS_DDR_SIZE;
1235e918a98SKim Phillips }
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif	/*!CONFIG_SYS_SPD_EEPROM */
1255e918a98SKim Phillips 
1265e918a98SKim Phillips int checkboard(void)
1275e918a98SKim Phillips {
1285e918a98SKim Phillips 	puts("Board: Freescale MPC837xERDB\n");
1295e918a98SKim Phillips 	return 0;
1305e918a98SKim Phillips }
1315e918a98SKim Phillips 
1322bd7460eSAnton Vorontsov int board_early_init_f(void)
1332bd7460eSAnton Vorontsov {
1342bd7460eSAnton Vorontsov #ifdef CONFIG_FSL_SERDES
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
1362bd7460eSAnton Vorontsov 	u32 spridr = in_be32(&immr->sysconf.spridr);
1372bd7460eSAnton Vorontsov 
1382bd7460eSAnton Vorontsov 	/* we check only part num, and don't look for CPU revisions */
139e5c4ade4SKim Phillips 	switch (PARTID_NO_E(spridr)) {
140e5c4ade4SKim Phillips 	case SPR_8377:
1412bd7460eSAnton Vorontsov 		fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
1422bd7460eSAnton Vorontsov 				 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
1432bd7460eSAnton Vorontsov 		fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
1442bd7460eSAnton Vorontsov 				 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
1452bd7460eSAnton Vorontsov 		break;
146e5c4ade4SKim Phillips 	case SPR_8378:
14755c53198SAnton Vorontsov 		fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
148e5c4ade4SKim Phillips 				 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
149e5c4ade4SKim Phillips 		break;
150e5c4ade4SKim Phillips 	case SPR_8379:
151e5c4ade4SKim Phillips 		fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
152e5c4ade4SKim Phillips 				 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
153e5c4ade4SKim Phillips 		fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
154e5c4ade4SKim Phillips 				 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
155e5c4ade4SKim Phillips 		break;
1562bd7460eSAnton Vorontsov 	default:
1572bd7460eSAnton Vorontsov 		printf("serdes not configured: unknown CPU part number: "
1582bd7460eSAnton Vorontsov 		       "%04x\n", spridr >> 16);
1592bd7460eSAnton Vorontsov 		break;
1602bd7460eSAnton Vorontsov 	}
1612bd7460eSAnton Vorontsov #endif /* CONFIG_FSL_SERDES */
1622bd7460eSAnton Vorontsov 	return 0;
1632bd7460eSAnton Vorontsov }
1642bd7460eSAnton Vorontsov 
165c9646ed7SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
166c9646ed7SAnton Vorontsov int board_mmc_init(bd_t *bd)
167c9646ed7SAnton Vorontsov {
168c9646ed7SAnton Vorontsov 	struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
169*19e5118dSSinan Akman 	char buffer[HWCONFIG_BUFFER_SIZE] = {0};
170*19e5118dSSinan Akman 	int esdhc_hwconfig_enabled = 0;
171c9646ed7SAnton Vorontsov 
172*19e5118dSSinan Akman 	if (getenv_f("hwconfig", buffer, sizeof(buffer)) > 0)
173*19e5118dSSinan Akman 		esdhc_hwconfig_enabled = hwconfig_f("esdhc", buffer);
174*19e5118dSSinan Akman 
175*19e5118dSSinan Akman 	if (esdhc_hwconfig_enabled == 0)
176c9646ed7SAnton Vorontsov 		return 0;
177c9646ed7SAnton Vorontsov 
178c9646ed7SAnton Vorontsov 	clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
179c9646ed7SAnton Vorontsov 	clrsetbits_be32(&im->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD);
180c9646ed7SAnton Vorontsov 
181c9646ed7SAnton Vorontsov 	return fsl_esdhc_mmc_init(bd);
182c9646ed7SAnton Vorontsov }
183c9646ed7SAnton Vorontsov #endif
184c9646ed7SAnton Vorontsov 
18589c7784eSTimur Tabi /*
18689c7784eSTimur Tabi  * Miscellaneous late-boot configurations
18789c7784eSTimur Tabi  *
18889c7784eSTimur Tabi  * If a VSC7385 microcode image is present, then upload it.
18989c7784eSTimur Tabi */
19089c7784eSTimur Tabi int misc_init_r(void)
19189c7784eSTimur Tabi {
19289c7784eSTimur Tabi 	int rc = 0;
19389c7784eSTimur Tabi 
19489c7784eSTimur Tabi #ifdef CONFIG_VSC7385_IMAGE
19589c7784eSTimur Tabi 	if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
19689c7784eSTimur Tabi 		CONFIG_VSC7385_IMAGE_SIZE)) {
19789c7784eSTimur Tabi 		puts("Failure uploading VSC7385 microcode.\n");
19889c7784eSTimur Tabi 		rc = 1;
19989c7784eSTimur Tabi 	}
20089c7784eSTimur Tabi #endif
20189c7784eSTimur Tabi 
20289c7784eSTimur Tabi 	return rc;
20389c7784eSTimur Tabi }
20489c7784eSTimur Tabi 
2055e918a98SKim Phillips #if defined(CONFIG_OF_BOARD_SETUP)
2065e918a98SKim Phillips 
207e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
2085e918a98SKim Phillips {
2095e918a98SKim Phillips #ifdef CONFIG_PCI
2105e918a98SKim Phillips 	ft_pci_setup(blob, bd);
2115e918a98SKim Phillips #endif
2125e918a98SKim Phillips 	ft_cpu_setup(blob, bd);
21318e69a35SAnton Vorontsov 	fdt_fixup_dr_usb(blob, bd);
214c9646ed7SAnton Vorontsov 	fdt_fixup_esdhc(blob, bd);
215e895a4b0SSimon Glass 
216e895a4b0SSimon Glass 	return 0;
2175e918a98SKim Phillips }
2185e918a98SKim Phillips #endif /* CONFIG_OF_BOARD_SETUP */
219