15e918a98SKim Phillips /* 25e918a98SKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 35e918a98SKim Phillips * Kevin Lam <kevin.lam@freescale.com> 45e918a98SKim Phillips * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> 55e918a98SKim Phillips * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 75e918a98SKim Phillips */ 85e918a98SKim Phillips 95e918a98SKim Phillips #include <common.h> 10c9646ed7SAnton Vorontsov #include <hwconfig.h> 115e918a98SKim Phillips #include <i2c.h> 125e918a98SKim Phillips #include <asm/io.h> 137e1afb62SKumar Gala #include <asm/fsl_mpc83xx_serdes.h> 141ac4f320SJean-Christophe PLAGNIOL-VILLARD #include <fdt_support.h> 155e918a98SKim Phillips #include <spd_sdram.h> 1689c7784eSTimur Tabi #include <vsc7385.h> 17c9646ed7SAnton Vorontsov #include <fsl_esdhc.h> 1889c7784eSTimur Tabi 19*088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR; 20*088454cdSSimon Glass 216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_DRAM_TEST) 225e918a98SKim Phillips int 235e918a98SKim Phillips testdram(void) 245e918a98SKim Phillips { 256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START; 266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD uint *pend = (uint *) CONFIG_SYS_MEMTEST_END; 275e918a98SKim Phillips uint *p; 285e918a98SKim Phillips 295e918a98SKim Phillips printf("Testing DRAM from 0x%08x to 0x%08x\n", 306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_MEMTEST_START, 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_MEMTEST_END); 325e918a98SKim Phillips 335e918a98SKim Phillips printf("DRAM test phase 1:\n"); 345e918a98SKim Phillips for (p = pstart; p < pend; p++) 355e918a98SKim Phillips *p = 0xaaaaaaaa; 365e918a98SKim Phillips 375e918a98SKim Phillips for (p = pstart; p < pend; p++) { 385e918a98SKim Phillips if (*p != 0xaaaaaaaa) { 395e918a98SKim Phillips printf("DRAM test fails at: %08x\n", (uint) p); 405e918a98SKim Phillips return 1; 415e918a98SKim Phillips } 425e918a98SKim Phillips } 435e918a98SKim Phillips 445e918a98SKim Phillips printf("DRAM test phase 2:\n"); 455e918a98SKim Phillips for (p = pstart; p < pend; p++) 465e918a98SKim Phillips *p = 0x55555555; 475e918a98SKim Phillips 485e918a98SKim Phillips for (p = pstart; p < pend; p++) { 495e918a98SKim Phillips if (*p != 0x55555555) { 505e918a98SKim Phillips printf("DRAM test fails at: %08x\n", (uint) p); 515e918a98SKim Phillips return 1; 525e918a98SKim Phillips } 535e918a98SKim Phillips } 545e918a98SKim Phillips 555e918a98SKim Phillips printf("DRAM test passed.\n"); 565e918a98SKim Phillips return 0; 575e918a98SKim Phillips } 585e918a98SKim Phillips #endif 595e918a98SKim Phillips 609adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 615e918a98SKim Phillips void ddr_enable_ecc(unsigned int dram_size); 625e918a98SKim Phillips #endif 635e918a98SKim Phillips int fixed_sdram(void); 645e918a98SKim Phillips 65*088454cdSSimon Glass int initdram(void) 665e918a98SKim Phillips { 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 685e918a98SKim Phillips u32 msize = 0; 695e918a98SKim Phillips 705e918a98SKim Phillips if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im) 71*088454cdSSimon Glass return -ENXIO; 725e918a98SKim Phillips 735e918a98SKim Phillips #if defined(CONFIG_SPD_EEPROM) 745e918a98SKim Phillips msize = spd_sdram(); 755e918a98SKim Phillips #else 765e918a98SKim Phillips msize = fixed_sdram(); 775e918a98SKim Phillips #endif 785e918a98SKim Phillips 799adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 805e918a98SKim Phillips /* Initialize DDR ECC byte */ 815e918a98SKim Phillips ddr_enable_ecc(msize * 1024 * 1024); 825e918a98SKim Phillips #endif 835e918a98SKim Phillips /* return total bus DDR size(bytes) */ 84*088454cdSSimon Glass gd->ram_size = msize * 1024 * 1024; 85*088454cdSSimon Glass 86*088454cdSSimon Glass return 0; 875e918a98SKim Phillips } 885e918a98SKim Phillips 895e918a98SKim Phillips #if !defined(CONFIG_SPD_EEPROM) 905e918a98SKim Phillips /************************************************************************* 915e918a98SKim Phillips * fixed sdram init -- doesn't use serial presence detect. 925e918a98SKim Phillips ************************************************************************/ 935e918a98SKim Phillips int fixed_sdram(void) 945e918a98SKim Phillips { 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024; 975e918a98SKim Phillips u32 msize_log2 = __ilog2(msize); 985e918a98SKim Phillips 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000; 1005e918a98SKim Phillips im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1); 1015e918a98SKim Phillips 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE; 1035e918a98SKim Phillips udelay(50000); 1045e918a98SKim Phillips 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL; 1065e918a98SKim Phillips udelay(1000); 1075e918a98SKim Phillips 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS; 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG; 1105e918a98SKim Phillips udelay(1000); 1115e918a98SKim Phillips 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG; 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2; 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE; 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2; 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL; 1215e918a98SKim Phillips sync(); 1225e918a98SKim Phillips udelay(1000); 1235e918a98SKim Phillips 1245e918a98SKim Phillips im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; 1255e918a98SKim Phillips udelay(2000); 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD return CONFIG_SYS_DDR_SIZE; 1275e918a98SKim Phillips } 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /*!CONFIG_SYS_SPD_EEPROM */ 1295e918a98SKim Phillips 1305e918a98SKim Phillips int checkboard(void) 1315e918a98SKim Phillips { 1325e918a98SKim Phillips puts("Board: Freescale MPC837xERDB\n"); 1335e918a98SKim Phillips return 0; 1345e918a98SKim Phillips } 1355e918a98SKim Phillips 1362bd7460eSAnton Vorontsov int board_early_init_f(void) 1372bd7460eSAnton Vorontsov { 1382bd7460eSAnton Vorontsov #ifdef CONFIG_FSL_SERDES 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD immap_t *immr = (immap_t *)CONFIG_SYS_IMMR; 1402bd7460eSAnton Vorontsov u32 spridr = in_be32(&immr->sysconf.spridr); 1412bd7460eSAnton Vorontsov 1422bd7460eSAnton Vorontsov /* we check only part num, and don't look for CPU revisions */ 143e5c4ade4SKim Phillips switch (PARTID_NO_E(spridr)) { 144e5c4ade4SKim Phillips case SPR_8377: 1452bd7460eSAnton Vorontsov fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 1462bd7460eSAnton Vorontsov FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 1472bd7460eSAnton Vorontsov fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX, 1482bd7460eSAnton Vorontsov FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 1492bd7460eSAnton Vorontsov break; 150e5c4ade4SKim Phillips case SPR_8378: 15155c53198SAnton Vorontsov fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX, 152e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 153e5c4ade4SKim Phillips break; 154e5c4ade4SKim Phillips case SPR_8379: 155e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 156e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 157e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA, 158e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 159e5c4ade4SKim Phillips break; 1602bd7460eSAnton Vorontsov default: 1612bd7460eSAnton Vorontsov printf("serdes not configured: unknown CPU part number: " 1622bd7460eSAnton Vorontsov "%04x\n", spridr >> 16); 1632bd7460eSAnton Vorontsov break; 1642bd7460eSAnton Vorontsov } 1652bd7460eSAnton Vorontsov #endif /* CONFIG_FSL_SERDES */ 1662bd7460eSAnton Vorontsov return 0; 1672bd7460eSAnton Vorontsov } 1682bd7460eSAnton Vorontsov 169c9646ed7SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC 170c9646ed7SAnton Vorontsov int board_mmc_init(bd_t *bd) 171c9646ed7SAnton Vorontsov { 172c9646ed7SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 17319e5118dSSinan Akman char buffer[HWCONFIG_BUFFER_SIZE] = {0}; 17419e5118dSSinan Akman int esdhc_hwconfig_enabled = 0; 175c9646ed7SAnton Vorontsov 17619e5118dSSinan Akman if (getenv_f("hwconfig", buffer, sizeof(buffer)) > 0) 17719e5118dSSinan Akman esdhc_hwconfig_enabled = hwconfig_f("esdhc", buffer); 17819e5118dSSinan Akman 17919e5118dSSinan Akman if (esdhc_hwconfig_enabled == 0) 180c9646ed7SAnton Vorontsov return 0; 181c9646ed7SAnton Vorontsov 182c9646ed7SAnton Vorontsov clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD); 183c9646ed7SAnton Vorontsov clrsetbits_be32(&im->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD); 184c9646ed7SAnton Vorontsov 185c9646ed7SAnton Vorontsov return fsl_esdhc_mmc_init(bd); 186c9646ed7SAnton Vorontsov } 187c9646ed7SAnton Vorontsov #endif 188c9646ed7SAnton Vorontsov 18989c7784eSTimur Tabi /* 19089c7784eSTimur Tabi * Miscellaneous late-boot configurations 19189c7784eSTimur Tabi * 19289c7784eSTimur Tabi * If a VSC7385 microcode image is present, then upload it. 19389c7784eSTimur Tabi */ 19489c7784eSTimur Tabi int misc_init_r(void) 19589c7784eSTimur Tabi { 19689c7784eSTimur Tabi int rc = 0; 19789c7784eSTimur Tabi 19889c7784eSTimur Tabi #ifdef CONFIG_VSC7385_IMAGE 19989c7784eSTimur Tabi if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE, 20089c7784eSTimur Tabi CONFIG_VSC7385_IMAGE_SIZE)) { 20189c7784eSTimur Tabi puts("Failure uploading VSC7385 microcode.\n"); 20289c7784eSTimur Tabi rc = 1; 20389c7784eSTimur Tabi } 20489c7784eSTimur Tabi #endif 20589c7784eSTimur Tabi 20689c7784eSTimur Tabi return rc; 20789c7784eSTimur Tabi } 20889c7784eSTimur Tabi 2095e918a98SKim Phillips #if defined(CONFIG_OF_BOARD_SETUP) 2105e918a98SKim Phillips 211e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd) 2125e918a98SKim Phillips { 2135e918a98SKim Phillips #ifdef CONFIG_PCI 2145e918a98SKim Phillips ft_pci_setup(blob, bd); 2155e918a98SKim Phillips #endif 2165e918a98SKim Phillips ft_cpu_setup(blob, bd); 217a5c289b9SSriram Dash fsl_fdt_fixup_dr_usb(blob, bd); 218c9646ed7SAnton Vorontsov fdt_fixup_esdhc(blob, bd); 219e895a4b0SSimon Glass 220e895a4b0SSimon Glass return 0; 2215e918a98SKim Phillips } 2225e918a98SKim Phillips #endif /* CONFIG_OF_BOARD_SETUP */ 223