xref: /rk3399_rockchip-uboot/board/freescale/mpc8349itx/pci.c (revision 326ea986ac150acdc7656d57fca647db80b50158)
1e58fe957SKim Phillips /*
29993e196SKim Phillips  * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
3e58fe957SKim Phillips  *
4*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5e58fe957SKim Phillips  */
6e58fe957SKim Phillips 
7e58fe957SKim Phillips #include <common.h>
8e58fe957SKim Phillips 
9e58fe957SKim Phillips #include <asm/mmu.h>
109993e196SKim Phillips #include <asm/io.h>
119993e196SKim Phillips #include <mpc83xx.h>
12e58fe957SKim Phillips #include <pci.h>
13e58fe957SKim Phillips #include <i2c.h>
149993e196SKim Phillips #include <asm/fsl_i2c.h>
15e58fe957SKim Phillips 
16e58fe957SKim Phillips DECLARE_GLOBAL_DATA_PTR;
17e58fe957SKim Phillips 
189993e196SKim Phillips static struct pci_region pci1_regions[] = {
19e58fe957SKim Phillips 	{
209993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_MEM_BASE,
219993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
229993e196SKim Phillips 		size: CONFIG_SYS_PCI1_MEM_SIZE,
239993e196SKim Phillips 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
24e58fe957SKim Phillips 	},
259993e196SKim Phillips 	{
269993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_IO_BASE,
279993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_IO_PHYS,
289993e196SKim Phillips 		size: CONFIG_SYS_PCI1_IO_SIZE,
299993e196SKim Phillips 		flags: PCI_REGION_IO
309993e196SKim Phillips 	},
319993e196SKim Phillips 	{
329993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
339993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
349993e196SKim Phillips 		size: CONFIG_SYS_PCI1_MMIO_SIZE,
359993e196SKim Phillips 		flags: PCI_REGION_MEM
369993e196SKim Phillips 	},
379993e196SKim Phillips };
389993e196SKim Phillips 
399993e196SKim Phillips #ifdef CONFIG_MPC83XX_PCI2
409993e196SKim Phillips static struct pci_region pci2_regions[] = {
419993e196SKim Phillips 	{
429993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_MEM_BASE,
439993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_MEM_PHYS,
449993e196SKim Phillips 		size: CONFIG_SYS_PCI2_MEM_SIZE,
459993e196SKim Phillips 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
469993e196SKim Phillips 	},
479993e196SKim Phillips 	{
489993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_IO_BASE,
499993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_IO_PHYS,
509993e196SKim Phillips 		size: CONFIG_SYS_PCI2_IO_SIZE,
519993e196SKim Phillips 		flags: PCI_REGION_IO
529993e196SKim Phillips 	},
539993e196SKim Phillips 	{
549993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_MMIO_BASE,
559993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_MMIO_PHYS,
569993e196SKim Phillips 		size: CONFIG_SYS_PCI2_MMIO_SIZE,
579993e196SKim Phillips 		flags: PCI_REGION_MEM
589993e196SKim Phillips 	},
59e58fe957SKim Phillips };
60e58fe957SKim Phillips #endif
61e58fe957SKim Phillips 
pci_init_board(void)62e58fe957SKim Phillips void pci_init_board(void)
63e58fe957SKim Phillips {
649993e196SKim Phillips 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
659993e196SKim Phillips 	volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
669993e196SKim Phillips 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
679993e196SKim Phillips #ifndef CONFIG_MPC83XX_PCI2
689993e196SKim Phillips 	struct pci_region *reg[] = { pci1_regions };
699993e196SKim Phillips #else
709993e196SKim Phillips 	struct pci_region *reg[] = { pci1_regions, pci2_regions };
719993e196SKim Phillips #endif
72e58fe957SKim Phillips 	u8 reg8;
73e58fe957SKim Phillips 
7400f792e0SHeiko Schocher #if defined(CONFIG_SYS_I2C)
75e58fe957SKim Phillips 	i2c_set_bus_num(1);
76e58fe957SKim Phillips 	/* Read the PCI_M66EN jumper setting */
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0) ||
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	    (i2c_read(CONFIG_SYS_I2C_8574A_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0)) {
79e58fe957SKim Phillips 		if (reg8 & I2C_8574_PCI66)
80e58fe957SKim Phillips 			clk->occr = 0xff000000;	/* 66 MHz PCI */
81e58fe957SKim Phillips 		else
82e58fe957SKim Phillips 			clk->occr = 0xff600001;	/* 33 MHz PCI */
83e58fe957SKim Phillips 	} else {
84e58fe957SKim Phillips 		clk->occr = 0xff600001;	/* 33 MHz PCI */
85e58fe957SKim Phillips 	}
86e58fe957SKim Phillips #else
87e58fe957SKim Phillips 	clk->occr = 0xff000000;	/* 66 MHz PCI */
88e58fe957SKim Phillips #endif
89e58fe957SKim Phillips 	udelay(2000);
90e58fe957SKim Phillips 
919993e196SKim Phillips 	/* Configure PCI Local Access Windows */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
93e58fe957SKim Phillips 	pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
94e58fe957SKim Phillips 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
96e58fe957SKim Phillips 	pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_32M;
97e58fe957SKim Phillips 
989993e196SKim Phillips 	udelay(2000);
99e58fe957SKim Phillips 
1009993e196SKim Phillips #ifndef CONFIG_MPC83XX_PCI2
1016aa3d3bfSPeter Tyser 	mpc83xx_pci_init(1, reg);
1029993e196SKim Phillips #else
1036aa3d3bfSPeter Tyser 	mpc83xx_pci_init(2, reg);
104e58fe957SKim Phillips #endif
105e58fe957SKim Phillips }
106