1e58fe957SKim Phillips /* 2e58fe957SKim Phillips * (C) Copyright 2006 3e58fe957SKim Phillips * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4e58fe957SKim Phillips * 5e58fe957SKim Phillips * See file CREDITS for list of people who contributed to this 6e58fe957SKim Phillips * project. 7e58fe957SKim Phillips * 8e58fe957SKim Phillips * This program is free software; you can redistribute it and/or 9e58fe957SKim Phillips * modify it under the terms of the GNU General Public License as 10e58fe957SKim Phillips * published by the Free Software Foundation; either version 2 of 11e58fe957SKim Phillips * the License, or (at your option) any later version. 12e58fe957SKim Phillips * 13e58fe957SKim Phillips * This program is distributed in the hope that it will be useful, 14e58fe957SKim Phillips * but WITHOUT ANY WARRANTY; without even the implied warranty of 15e58fe957SKim Phillips * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16e58fe957SKim Phillips * GNU General Public License for more details. 17e58fe957SKim Phillips * 18e58fe957SKim Phillips * You should have received a copy of the GNU General Public License 19e58fe957SKim Phillips * along with this program; if not, write to the Free Software 20e58fe957SKim Phillips * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21e58fe957SKim Phillips * MA 02111-1307 USA 22e58fe957SKim Phillips * 23e58fe957SKim Phillips */ 24e58fe957SKim Phillips 25e58fe957SKim Phillips #include <common.h> 26e58fe957SKim Phillips #include <ioports.h> 27e58fe957SKim Phillips #include <mpc83xx.h> 28e58fe957SKim Phillips #include <asm/mpc8349_pci.h> 29e58fe957SKim Phillips #include <i2c.h> 30e58fe957SKim Phillips #include <spd.h> 31e58fe957SKim Phillips #include <miiphy.h> 32e58fe957SKim Phillips #if defined(CONFIG_SPD_EEPROM) 33e58fe957SKim Phillips #include <spd_sdram.h> 34e58fe957SKim Phillips #endif 35*b3458d2cSKim Phillips #if defined(CONFIG_OF_LIBFDT) 36e58fe957SKim Phillips #include <libfdt.h> 37e58fe957SKim Phillips #endif 38e58fe957SKim Phillips 39e58fe957SKim Phillips int fixed_sdram(void); 40e58fe957SKim Phillips void sdram_init(void); 41e58fe957SKim Phillips 42e58fe957SKim Phillips #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX) 43e58fe957SKim Phillips void ddr_enable_ecc(unsigned int dram_size); 44e58fe957SKim Phillips #endif 45e58fe957SKim Phillips 46e58fe957SKim Phillips int board_early_init_f (void) 47e58fe957SKim Phillips { 48e58fe957SKim Phillips volatile u8* bcsr = (volatile u8*)CFG_BCSR; 49e58fe957SKim Phillips 50e58fe957SKim Phillips /* Enable flash write */ 51e58fe957SKim Phillips bcsr[1] &= ~0x01; 52e58fe957SKim Phillips 53e58fe957SKim Phillips #ifdef CFG_USE_MPC834XSYS_USB_PHY 54e58fe957SKim Phillips /* Use USB PHY on SYS board */ 55e58fe957SKim Phillips bcsr[5] |= 0x02; 56e58fe957SKim Phillips #endif 57e58fe957SKim Phillips 58e58fe957SKim Phillips return 0; 59e58fe957SKim Phillips } 60e58fe957SKim Phillips 61e58fe957SKim Phillips #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1) 62e58fe957SKim Phillips 63e58fe957SKim Phillips long int initdram (int board_type) 64e58fe957SKim Phillips { 65e58fe957SKim Phillips volatile immap_t *im = (immap_t *)CFG_IMMR; 66e58fe957SKim Phillips u32 msize = 0; 67e58fe957SKim Phillips 68e58fe957SKim Phillips if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im) 69e58fe957SKim Phillips return -1; 70e58fe957SKim Phillips 71e58fe957SKim Phillips /* DDR SDRAM - Main SODIMM */ 72e58fe957SKim Phillips im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR; 73e58fe957SKim Phillips #if defined(CONFIG_SPD_EEPROM) 74e58fe957SKim Phillips msize = spd_sdram(); 75e58fe957SKim Phillips #else 76e58fe957SKim Phillips msize = fixed_sdram(); 77e58fe957SKim Phillips #endif 78e58fe957SKim Phillips /* 79e58fe957SKim Phillips * Initialize SDRAM if it is on local bus. 80e58fe957SKim Phillips */ 81e58fe957SKim Phillips sdram_init(); 82e58fe957SKim Phillips 83e58fe957SKim Phillips #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 84e58fe957SKim Phillips /* 85e58fe957SKim Phillips * Initialize and enable DDR ECC. 86e58fe957SKim Phillips */ 87e58fe957SKim Phillips ddr_enable_ecc(msize * 1024 * 1024); 88e58fe957SKim Phillips #endif 89e58fe957SKim Phillips 90e58fe957SKim Phillips /* return total bus SDRAM size(bytes) -- DDR */ 91e58fe957SKim Phillips return (msize * 1024 * 1024); 92e58fe957SKim Phillips } 93e58fe957SKim Phillips 94e58fe957SKim Phillips #if !defined(CONFIG_SPD_EEPROM) 95e58fe957SKim Phillips /************************************************************************* 96e58fe957SKim Phillips * fixed sdram init -- doesn't use serial presence detect. 97e58fe957SKim Phillips ************************************************************************/ 98e58fe957SKim Phillips int fixed_sdram(void) 99e58fe957SKim Phillips { 100e58fe957SKim Phillips volatile immap_t *im = (immap_t *)CFG_IMMR; 101e58fe957SKim Phillips u32 msize = 0; 102e58fe957SKim Phillips u32 ddr_size; 103e58fe957SKim Phillips u32 ddr_size_log2; 104e58fe957SKim Phillips 105e58fe957SKim Phillips msize = CFG_DDR_SIZE; 106e58fe957SKim Phillips for (ddr_size = msize << 20, ddr_size_log2 = 0; 107e58fe957SKim Phillips (ddr_size > 1); 108e58fe957SKim Phillips ddr_size = ddr_size>>1, ddr_size_log2++) { 109e58fe957SKim Phillips if (ddr_size & 1) { 110e58fe957SKim Phillips return -1; 111e58fe957SKim Phillips } 112e58fe957SKim Phillips } 113e58fe957SKim Phillips im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff); 114e58fe957SKim Phillips im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE); 115e58fe957SKim Phillips 116e58fe957SKim Phillips #if (CFG_DDR_SIZE != 256) 117e58fe957SKim Phillips #warning Currenly any ddr size other than 256 is not supported 118e58fe957SKim Phillips #endif 119e58fe957SKim Phillips #ifdef CONFIG_DDR_II 120e58fe957SKim Phillips im->ddr.csbnds[2].csbnds = CFG_DDR_CS2_BNDS; 121e58fe957SKim Phillips im->ddr.cs_config[2] = CFG_DDR_CS2_CONFIG; 122e58fe957SKim Phillips im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0; 123e58fe957SKim Phillips im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1; 124e58fe957SKim Phillips im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2; 125e58fe957SKim Phillips im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3; 126e58fe957SKim Phillips im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG; 127e58fe957SKim Phillips im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2; 128e58fe957SKim Phillips im->ddr.sdram_mode = CFG_DDR_MODE; 129e58fe957SKim Phillips im->ddr.sdram_mode2 = CFG_DDR_MODE2; 130e58fe957SKim Phillips im->ddr.sdram_interval = CFG_DDR_INTERVAL; 131e58fe957SKim Phillips im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL; 132e58fe957SKim Phillips #else 133e58fe957SKim Phillips im->ddr.csbnds[2].csbnds = 0x0000000f; 134e58fe957SKim Phillips im->ddr.cs_config[2] = CFG_DDR_CONFIG; 135e58fe957SKim Phillips 136e58fe957SKim Phillips /* currently we use only one CS, so disable the other banks */ 137e58fe957SKim Phillips im->ddr.cs_config[0] = 0; 138e58fe957SKim Phillips im->ddr.cs_config[1] = 0; 139e58fe957SKim Phillips im->ddr.cs_config[3] = 0; 140e58fe957SKim Phillips 141e58fe957SKim Phillips im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1; 142e58fe957SKim Phillips im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2; 143e58fe957SKim Phillips 144e58fe957SKim Phillips im->ddr.sdram_cfg = 145e58fe957SKim Phillips SDRAM_CFG_SREN 146e58fe957SKim Phillips #if defined(CONFIG_DDR_2T_TIMING) 147e58fe957SKim Phillips | SDRAM_CFG_2T_EN 148e58fe957SKim Phillips #endif 149e58fe957SKim Phillips | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT; 150e58fe957SKim Phillips #if defined (CONFIG_DDR_32BIT) 151e58fe957SKim Phillips /* for 32-bit mode burst length is 8 */ 152e58fe957SKim Phillips im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE); 153e58fe957SKim Phillips #endif 154e58fe957SKim Phillips im->ddr.sdram_mode = CFG_DDR_MODE; 155e58fe957SKim Phillips 156e58fe957SKim Phillips im->ddr.sdram_interval = CFG_DDR_INTERVAL; 157e58fe957SKim Phillips #endif 158e58fe957SKim Phillips udelay(200); 159e58fe957SKim Phillips 160e58fe957SKim Phillips /* enable DDR controller */ 161e58fe957SKim Phillips im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; 162e58fe957SKim Phillips return msize; 163e58fe957SKim Phillips } 164e58fe957SKim Phillips #endif/*!CFG_SPD_EEPROM*/ 165e58fe957SKim Phillips 166e58fe957SKim Phillips 167e58fe957SKim Phillips int checkboard (void) 168e58fe957SKim Phillips { 169e58fe957SKim Phillips puts("Board: Freescale MPC8349EMDS\n"); 170e58fe957SKim Phillips return 0; 171e58fe957SKim Phillips } 172e58fe957SKim Phillips 173e58fe957SKim Phillips /* 174e58fe957SKim Phillips * if MPC8349EMDS is soldered with SDRAM 175e58fe957SKim Phillips */ 176e58fe957SKim Phillips #if defined(CFG_BR2_PRELIM) \ 177e58fe957SKim Phillips && defined(CFG_OR2_PRELIM) \ 178e58fe957SKim Phillips && defined(CFG_LBLAWBAR2_PRELIM) \ 179e58fe957SKim Phillips && defined(CFG_LBLAWAR2_PRELIM) 180e58fe957SKim Phillips /* 181e58fe957SKim Phillips * Initialize SDRAM memory on the Local Bus. 182e58fe957SKim Phillips */ 183e58fe957SKim Phillips 184e58fe957SKim Phillips void sdram_init(void) 185e58fe957SKim Phillips { 186e58fe957SKim Phillips volatile immap_t *immap = (immap_t *)CFG_IMMR; 187e58fe957SKim Phillips volatile lbus83xx_t *lbc= &immap->lbus; 188e58fe957SKim Phillips uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE; 189e58fe957SKim Phillips 190e58fe957SKim Phillips /* 191e58fe957SKim Phillips * Setup SDRAM Base and Option Registers, already done in cpu_init.c 192e58fe957SKim Phillips */ 193e58fe957SKim Phillips 194e58fe957SKim Phillips /* setup mtrpt, lsrt and lbcr for LB bus */ 195e58fe957SKim Phillips lbc->lbcr = CFG_LBC_LBCR; 196e58fe957SKim Phillips lbc->mrtpr = CFG_LBC_MRTPR; 197e58fe957SKim Phillips lbc->lsrt = CFG_LBC_LSRT; 198e58fe957SKim Phillips asm("sync"); 199e58fe957SKim Phillips 200e58fe957SKim Phillips /* 201e58fe957SKim Phillips * Configure the SDRAM controller Machine Mode Register. 202e58fe957SKim Phillips */ 203e58fe957SKim Phillips lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */ 204e58fe957SKim Phillips 205e58fe957SKim Phillips lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */ 206e58fe957SKim Phillips asm("sync"); 207e58fe957SKim Phillips *sdram_addr = 0xff; 208e58fe957SKim Phillips udelay(100); 209e58fe957SKim Phillips 210e58fe957SKim Phillips lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */ 211e58fe957SKim Phillips asm("sync"); 212e58fe957SKim Phillips /*1 times*/ 213e58fe957SKim Phillips *sdram_addr = 0xff; 214e58fe957SKim Phillips udelay(100); 215e58fe957SKim Phillips /*2 times*/ 216e58fe957SKim Phillips *sdram_addr = 0xff; 217e58fe957SKim Phillips udelay(100); 218e58fe957SKim Phillips /*3 times*/ 219e58fe957SKim Phillips *sdram_addr = 0xff; 220e58fe957SKim Phillips udelay(100); 221e58fe957SKim Phillips /*4 times*/ 222e58fe957SKim Phillips *sdram_addr = 0xff; 223e58fe957SKim Phillips udelay(100); 224e58fe957SKim Phillips /*5 times*/ 225e58fe957SKim Phillips *sdram_addr = 0xff; 226e58fe957SKim Phillips udelay(100); 227e58fe957SKim Phillips /*6 times*/ 228e58fe957SKim Phillips *sdram_addr = 0xff; 229e58fe957SKim Phillips udelay(100); 230e58fe957SKim Phillips /*7 times*/ 231e58fe957SKim Phillips *sdram_addr = 0xff; 232e58fe957SKim Phillips udelay(100); 233e58fe957SKim Phillips /*8 times*/ 234e58fe957SKim Phillips *sdram_addr = 0xff; 235e58fe957SKim Phillips udelay(100); 236e58fe957SKim Phillips 237e58fe957SKim Phillips /* 0x58636733; mode register write operation */ 238e58fe957SKim Phillips lbc->lsdmr = CFG_LBC_LSDMR_4; 239e58fe957SKim Phillips asm("sync"); 240e58fe957SKim Phillips *sdram_addr = 0xff; 241e58fe957SKim Phillips udelay(100); 242e58fe957SKim Phillips 243e58fe957SKim Phillips lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */ 244e58fe957SKim Phillips asm("sync"); 245e58fe957SKim Phillips *sdram_addr = 0xff; 246e58fe957SKim Phillips udelay(100); 247e58fe957SKim Phillips } 248e58fe957SKim Phillips #else 249e58fe957SKim Phillips void sdram_init(void) 250e58fe957SKim Phillips { 251e58fe957SKim Phillips } 252e58fe957SKim Phillips #endif 253e58fe957SKim Phillips 254e58fe957SKim Phillips #if defined(CONFIG_OF_BOARD_SETUP) 255e58fe957SKim Phillips void ft_board_setup(void *blob, bd_t *bd) 256e58fe957SKim Phillips { 257e58fe957SKim Phillips ft_cpu_setup(blob, bd); 258e58fe957SKim Phillips #ifdef CONFIG_PCI 259e58fe957SKim Phillips ft_pci_setup(blob, bd); 260e58fe957SKim Phillips #endif 261e58fe957SKim Phillips } 262e58fe957SKim Phillips #endif 263