xref: /rk3399_rockchip-uboot/board/freescale/mpc8349emds/mpc8349emds.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1e58fe957SKim Phillips /*
2e58fe957SKim Phillips  * (C) Copyright 2006
3e58fe957SKim Phillips  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4e58fe957SKim Phillips  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6e58fe957SKim Phillips  */
7e58fe957SKim Phillips 
8e58fe957SKim Phillips #include <common.h>
9e58fe957SKim Phillips #include <ioports.h>
10e58fe957SKim Phillips #include <mpc83xx.h>
11e58fe957SKim Phillips #include <asm/mpc8349_pci.h>
12e58fe957SKim Phillips #include <i2c.h>
1380ddd226SBen Warren #include <spi.h>
14e58fe957SKim Phillips #include <miiphy.h>
155614e71bSYork Sun #ifdef CONFIG_SYS_FSL_DDR2
165614e71bSYork Sun #include <fsl_ddr_sdram.h>
17d4b91066SYork Sun #else
18e58fe957SKim Phillips #include <spd_sdram.h>
19d4b91066SYork Sun #endif
20a30a549aSJon Loeliger 
21b3458d2cSKim Phillips #if defined(CONFIG_OF_LIBFDT)
22*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
23e58fe957SKim Phillips #endif
24e58fe957SKim Phillips 
25088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
26088454cdSSimon Glass 
27e58fe957SKim Phillips int fixed_sdram(void);
28e58fe957SKim Phillips void sdram_init(void);
29e58fe957SKim Phillips 
300f898604SPeter Tyser #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
31e58fe957SKim Phillips void ddr_enable_ecc(unsigned int dram_size);
32e58fe957SKim Phillips #endif
33e58fe957SKim Phillips 
board_early_init_f(void)34e58fe957SKim Phillips int board_early_init_f (void)
35e58fe957SKim Phillips {
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
37e58fe957SKim Phillips 
38e58fe957SKim Phillips 	/* Enable flash write */
39e58fe957SKim Phillips 	bcsr[1] &= ~0x01;
40e58fe957SKim Phillips 
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
42e58fe957SKim Phillips 	/* Use USB PHY on SYS board */
43e58fe957SKim Phillips 	bcsr[5] |= 0x02;
44e58fe957SKim Phillips #endif
45e58fe957SKim Phillips 
46e58fe957SKim Phillips 	return 0;
47e58fe957SKim Phillips }
48e58fe957SKim Phillips 
49e58fe957SKim Phillips #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
50e58fe957SKim Phillips 
dram_init(void)51f1683aa7SSimon Glass int dram_init(void)
52e58fe957SKim Phillips {
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
54d4b91066SYork Sun 	phys_size_t msize = 0;
55e58fe957SKim Phillips 
56e58fe957SKim Phillips 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
57088454cdSSimon Glass 		return -ENXIO;
58e58fe957SKim Phillips 
59e58fe957SKim Phillips 	/* DDR SDRAM - Main SODIMM */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
61e58fe957SKim Phillips #if defined(CONFIG_SPD_EEPROM)
625614e71bSYork Sun #ifndef CONFIG_SYS_FSL_DDR2
63d4b91066SYork Sun 	msize = spd_sdram() * 1024 * 1024;
64d4b91066SYork Sun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
65d4b91066SYork Sun 	ddr_enable_ecc(msize);
66d4b91066SYork Sun #endif
67e58fe957SKim Phillips #else
68d4b91066SYork Sun 	msize = fsl_ddr_sdram();
69d4b91066SYork Sun #endif
70d4b91066SYork Sun #else
71d4b91066SYork Sun 	msize = fixed_sdram() * 1024 * 1024;
72e58fe957SKim Phillips #endif
73e58fe957SKim Phillips 	/*
74e58fe957SKim Phillips 	 * Initialize SDRAM if it is on local bus.
75e58fe957SKim Phillips 	 */
76e58fe957SKim Phillips 	sdram_init();
77e58fe957SKim Phillips 
78088454cdSSimon Glass 	/* set total bus SDRAM size(bytes)  -- DDR */
79088454cdSSimon Glass 	gd->ram_size = msize;
80088454cdSSimon Glass 
81088454cdSSimon Glass 	return 0;
82e58fe957SKim Phillips }
83e58fe957SKim Phillips 
84e58fe957SKim Phillips #if !defined(CONFIG_SPD_EEPROM)
85e58fe957SKim Phillips /*************************************************************************
86e58fe957SKim Phillips  *  fixed sdram init -- doesn't use serial presence detect.
87e58fe957SKim Phillips  ************************************************************************/
fixed_sdram(void)88e58fe957SKim Phillips int fixed_sdram(void)
89e58fe957SKim Phillips {
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
912e651b24SJoe Hershberger 	u32 msize = CONFIG_SYS_DDR_SIZE;
922e651b24SJoe Hershberger 	u32 ddr_size = msize << 20;	/* DDR size in bytes */
932e651b24SJoe Hershberger 	u32 ddr_size_log2 = __ilog2(ddr_size);
94e58fe957SKim Phillips 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
96e58fe957SKim Phillips 	im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
97e58fe957SKim Phillips 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_DDR_SIZE != 256)
99e58fe957SKim Phillips #warning Currenly any ddr size other than 256 is not supported
100e58fe957SKim Phillips #endif
101e58fe957SKim Phillips #ifdef CONFIG_DDR_II
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
114e58fe957SKim Phillips #else
1152e651b24SJoe Hershberger 
1162e651b24SJoe Hershberger #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
1172e651b24SJoe Hershberger #warning Chip select bounds is only configurable in 16MB increments
1182e651b24SJoe Hershberger #endif
1192e651b24SJoe Hershberger 	im->ddr.csbnds[2].csbnds =
1202e651b24SJoe Hershberger 		((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
1212e651b24SJoe Hershberger 		(((CONFIG_SYS_DDR_SDRAM_BASE + ddr_size - 1) >>
1222e651b24SJoe Hershberger 				CSBNDS_EA_SHIFT) & CSBNDS_EA);
1232e651b24SJoe Hershberger 	im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
124e58fe957SKim Phillips 
125e58fe957SKim Phillips 	/* currently we use only one CS, so disable the other banks */
126e58fe957SKim Phillips 	im->ddr.cs_config[0] = 0;
127e58fe957SKim Phillips 	im->ddr.cs_config[1] = 0;
128e58fe957SKim Phillips 	im->ddr.cs_config[3] = 0;
129e58fe957SKim Phillips 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
132e58fe957SKim Phillips 
133e58fe957SKim Phillips 	im->ddr.sdram_cfg =
134e58fe957SKim Phillips 		SDRAM_CFG_SREN
135e58fe957SKim Phillips #if defined(CONFIG_DDR_2T_TIMING)
136e58fe957SKim Phillips 		| SDRAM_CFG_2T_EN
137e58fe957SKim Phillips #endif
138e58fe957SKim Phillips 		| 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
139e58fe957SKim Phillips #if defined (CONFIG_DDR_32BIT)
140e58fe957SKim Phillips 	/* for 32-bit mode burst length is 8 */
141e58fe957SKim Phillips 	im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
142e58fe957SKim Phillips #endif
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
144e58fe957SKim Phillips 
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
146e58fe957SKim Phillips #endif
147e58fe957SKim Phillips 	udelay(200);
148e58fe957SKim Phillips 
149e58fe957SKim Phillips 	/* enable DDR controller */
150e58fe957SKim Phillips 	im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
151e58fe957SKim Phillips 	return msize;
152e58fe957SKim Phillips }
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif/*!CONFIG_SYS_SPD_EEPROM*/
154e58fe957SKim Phillips 
155e58fe957SKim Phillips 
checkboard(void)156e58fe957SKim Phillips int checkboard (void)
157e58fe957SKim Phillips {
158447ad576SIra W. Snyder 	/*
159447ad576SIra W. Snyder 	 * Warning: do not read the BCSR registers here
160447ad576SIra W. Snyder 	 *
161447ad576SIra W. Snyder 	 * There is a timing bug in the 8349E and 8349EA BCSR code
162447ad576SIra W. Snyder 	 * version 1.2 (read from BCSR 11) that will cause the CFI
163447ad576SIra W. Snyder 	 * flash initialization code to overwrite BCSR 0, disabling
164447ad576SIra W. Snyder 	 * the serial ports and gigabit ethernet
165447ad576SIra W. Snyder 	 */
166447ad576SIra W. Snyder 
167e58fe957SKim Phillips 	puts("Board: Freescale MPC8349EMDS\n");
168e58fe957SKim Phillips 	return 0;
169e58fe957SKim Phillips }
170e58fe957SKim Phillips 
171e58fe957SKim Phillips /*
172e58fe957SKim Phillips  * if MPC8349EMDS is soldered with SDRAM
173e58fe957SKim Phillips  */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_BR2_PRELIM)  \
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	&& defined(CONFIG_SYS_OR2_PRELIM) \
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	&& defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	&& defined(CONFIG_SYS_LBLAWAR2_PRELIM)
178e58fe957SKim Phillips /*
179e58fe957SKim Phillips  * Initialize SDRAM memory on the Local Bus.
180e58fe957SKim Phillips  */
181e58fe957SKim Phillips 
sdram_init(void)182e58fe957SKim Phillips void sdram_init(void)
183e58fe957SKim Phillips {
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
185f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = &immap->im_lbc;
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
187e58fe957SKim Phillips 
188e58fe957SKim Phillips 	/*
189e58fe957SKim Phillips 	 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
190e58fe957SKim Phillips 	 */
191e58fe957SKim Phillips 
192e58fe957SKim Phillips 	/* setup mtrpt, lsrt and lbcr for LB bus */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
196e58fe957SKim Phillips 	asm("sync");
197e58fe957SKim Phillips 
198e58fe957SKim Phillips 	/*
199e58fe957SKim Phillips 	 * Configure the SDRAM controller Machine Mode Register.
200e58fe957SKim Phillips 	 */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
202e58fe957SKim Phillips 
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
204e58fe957SKim Phillips 	asm("sync");
205e58fe957SKim Phillips 	*sdram_addr = 0xff;
206e58fe957SKim Phillips 	udelay(100);
207e58fe957SKim Phillips 
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2; /* 0x48636733; auto refresh */
209e58fe957SKim Phillips 	asm("sync");
210e58fe957SKim Phillips 	/*1 times*/
211e58fe957SKim Phillips 	*sdram_addr = 0xff;
212e58fe957SKim Phillips 	udelay(100);
213e58fe957SKim Phillips 	/*2 times*/
214e58fe957SKim Phillips 	*sdram_addr = 0xff;
215e58fe957SKim Phillips 	udelay(100);
216e58fe957SKim Phillips 	/*3 times*/
217e58fe957SKim Phillips 	*sdram_addr = 0xff;
218e58fe957SKim Phillips 	udelay(100);
219e58fe957SKim Phillips 	/*4 times*/
220e58fe957SKim Phillips 	*sdram_addr = 0xff;
221e58fe957SKim Phillips 	udelay(100);
222e58fe957SKim Phillips 	/*5 times*/
223e58fe957SKim Phillips 	*sdram_addr = 0xff;
224e58fe957SKim Phillips 	udelay(100);
225e58fe957SKim Phillips 	/*6 times*/
226e58fe957SKim Phillips 	*sdram_addr = 0xff;
227e58fe957SKim Phillips 	udelay(100);
228e58fe957SKim Phillips 	/*7 times*/
229e58fe957SKim Phillips 	*sdram_addr = 0xff;
230e58fe957SKim Phillips 	udelay(100);
231e58fe957SKim Phillips 	/*8 times*/
232e58fe957SKim Phillips 	*sdram_addr = 0xff;
233e58fe957SKim Phillips 	udelay(100);
234e58fe957SKim Phillips 
235e58fe957SKim Phillips 	/* 0x58636733; mode register write operation */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
237e58fe957SKim Phillips 	asm("sync");
238e58fe957SKim Phillips 	*sdram_addr = 0xff;
239e58fe957SKim Phillips 	udelay(100);
240e58fe957SKim Phillips 
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
242e58fe957SKim Phillips 	asm("sync");
243e58fe957SKim Phillips 	*sdram_addr = 0xff;
244e58fe957SKim Phillips 	udelay(100);
245e58fe957SKim Phillips }
246e58fe957SKim Phillips #else
sdram_init(void)247e58fe957SKim Phillips void sdram_init(void)
248e58fe957SKim Phillips {
249e58fe957SKim Phillips }
250e58fe957SKim Phillips #endif
251e58fe957SKim Phillips 
25280ddd226SBen Warren /*
25380ddd226SBen Warren  * The following are used to control the SPI chip selects for the SPI command.
25480ddd226SBen Warren  */
255f8cc312bSBen Warren #ifdef CONFIG_MPC8XXX_SPI
25680ddd226SBen Warren 
25780ddd226SBen Warren #define SPI_CS_MASK	0x80000000
25880ddd226SBen Warren 
spi_cs_is_valid(unsigned int bus,unsigned int cs)259d255bb0eSHaavard Skinnemoen int spi_cs_is_valid(unsigned int bus, unsigned int cs)
260d255bb0eSHaavard Skinnemoen {
261d255bb0eSHaavard Skinnemoen 	return bus == 0 && cs == 0;
262d255bb0eSHaavard Skinnemoen }
263d255bb0eSHaavard Skinnemoen 
spi_cs_activate(struct spi_slave * slave)264d255bb0eSHaavard Skinnemoen void spi_cs_activate(struct spi_slave *slave)
26580ddd226SBen Warren {
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
26780ddd226SBen Warren 
26880ddd226SBen Warren 	iopd->dat &= ~SPI_CS_MASK;
26980ddd226SBen Warren }
27080ddd226SBen Warren 
spi_cs_deactivate(struct spi_slave * slave)271d255bb0eSHaavard Skinnemoen void spi_cs_deactivate(struct spi_slave *slave)
272d255bb0eSHaavard Skinnemoen {
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
27480ddd226SBen Warren 
275d255bb0eSHaavard Skinnemoen 	iopd->dat |=  SPI_CS_MASK;
276d255bb0eSHaavard Skinnemoen }
27780ddd226SBen Warren #endif /* CONFIG_HARD_SPI */
27880ddd226SBen Warren 
279e58fe957SKim Phillips #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)280e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
281e58fe957SKim Phillips {
282e58fe957SKim Phillips 	ft_cpu_setup(blob, bd);
283e58fe957SKim Phillips #ifdef CONFIG_PCI
284e58fe957SKim Phillips 	ft_pci_setup(blob, bd);
285e58fe957SKim Phillips #endif
286e895a4b0SSimon Glass 
287e895a4b0SSimon Glass 	return 0;
288e58fe957SKim Phillips }
289e58fe957SKim Phillips #endif
290