xref: /rk3399_rockchip-uboot/board/freescale/mpc832xemds/pci.c (revision 326ea986ac150acdc7656d57fca647db80b50158)
1e58fe957SKim Phillips /*
29993e196SKim Phillips  * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
3e58fe957SKim Phillips  *
4*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5e58fe957SKim Phillips  */
6e58fe957SKim Phillips 
7e58fe957SKim Phillips /*
8e58fe957SKim Phillips  * PCI Configuration space access support for MPC83xx PCI Bridge
9e58fe957SKim Phillips  */
10e58fe957SKim Phillips #include <asm/mmu.h>
11e58fe957SKim Phillips #include <asm/io.h>
12e58fe957SKim Phillips #include <common.h>
139993e196SKim Phillips #include <mpc83xx.h>
14e58fe957SKim Phillips #include <pci.h>
15e58fe957SKim Phillips #include <i2c.h>
16e58fe957SKim Phillips #include <asm/fsl_i2c.h>
179993e196SKim Phillips #include "../common/pq-mds-pib.h"
18e58fe957SKim Phillips 
19e58fe957SKim Phillips DECLARE_GLOBAL_DATA_PTR;
20e58fe957SKim Phillips 
219993e196SKim Phillips static struct pci_region pci1_regions[] = {
22e58fe957SKim Phillips 	{
239993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_MEM_BASE,
249993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
259993e196SKim Phillips 		size: CONFIG_SYS_PCI1_MEM_SIZE,
269993e196SKim Phillips 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
27e58fe957SKim Phillips 	},
28e58fe957SKim Phillips 	{
299993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_IO_BASE,
309993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_IO_PHYS,
319993e196SKim Phillips 		size: CONFIG_SYS_PCI1_IO_SIZE,
329993e196SKim Phillips 		flags: PCI_REGION_IO
339993e196SKim Phillips 	},
349993e196SKim Phillips 	{
359993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
369993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
379993e196SKim Phillips 		size: CONFIG_SYS_PCI1_MMIO_SIZE,
389993e196SKim Phillips 		flags: PCI_REGION_MEM
39e58fe957SKim Phillips 	},
40e58fe957SKim Phillips };
41e58fe957SKim Phillips 
429993e196SKim Phillips #ifdef CONFIG_MPC83XX_PCI2
439993e196SKim Phillips static struct pci_region pci2_regions[] = {
449993e196SKim Phillips 	{
459993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_MEM_BASE,
469993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_MEM_PHYS,
479993e196SKim Phillips 		size: CONFIG_SYS_PCI2_MEM_SIZE,
489993e196SKim Phillips 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
499993e196SKim Phillips 	},
509993e196SKim Phillips 	{
519993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_IO_BASE,
529993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_IO_PHYS,
539993e196SKim Phillips 		size: CONFIG_SYS_PCI2_IO_SIZE,
549993e196SKim Phillips 		flags: PCI_REGION_IO
559993e196SKim Phillips 	},
569993e196SKim Phillips 	{
579993e196SKim Phillips 		bus_start: CONFIG_SYS_PCI2_MMIO_BASE,
589993e196SKim Phillips 		phys_start: CONFIG_SYS_PCI2_MMIO_PHYS,
599993e196SKim Phillips 		size: CONFIG_SYS_PCI2_MMIO_SIZE,
609993e196SKim Phillips 		flags: PCI_REGION_MEM
619993e196SKim Phillips 	},
629993e196SKim Phillips };
639993e196SKim Phillips #endif
649993e196SKim Phillips 
pci_init_board(void)65e58fe957SKim Phillips void pci_init_board(void)
66e58fe957SKim Phillips #ifdef CONFIG_PCISLAVE
67e58fe957SKim Phillips {
689993e196SKim Phillips 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
699993e196SKim Phillips 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
709993e196SKim Phillips 	volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[0];
719993e196SKim Phillips 	struct pci_region *reg[] = { pci1_regions };
72e58fe957SKim Phillips 
739993e196SKim Phillips 	/* Configure PCI Local Access Windows */
749993e196SKim Phillips 	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
759993e196SKim Phillips 	pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
769993e196SKim Phillips 
779993e196SKim Phillips 	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
789993e196SKim Phillips 	pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M;
799993e196SKim Phillips 
806aa3d3bfSPeter Tyser 	mpc83xx_pci_init(1, reg);
819993e196SKim Phillips 
82e58fe957SKim Phillips 	/*
83e58fe957SKim Phillips 	 * Configure PCI Inbound Translation Windows
84e58fe957SKim Phillips 	 */
85e58fe957SKim Phillips 	pci_ctrl[0].pitar0 = 0x0;
86e58fe957SKim Phillips 	pci_ctrl[0].pibar0 = 0x0;
87e58fe957SKim Phillips 	pci_ctrl[0].piwar0 = PIWAR_EN | PIWAR_RTT_SNOOP |
88e58fe957SKim Phillips 	    PIWAR_WTT_SNOOP | PIWAR_IWS_4K;
89e58fe957SKim Phillips 
90e58fe957SKim Phillips 	pci_ctrl[0].pitar1 = 0x0;
91e58fe957SKim Phillips 	pci_ctrl[0].pibar1 = 0x0;
92e58fe957SKim Phillips 	pci_ctrl[0].piebar1 = 0x0;
93e58fe957SKim Phillips 	pci_ctrl[0].piwar1 &= ~PIWAR_EN;
94e58fe957SKim Phillips 
95e58fe957SKim Phillips 	pci_ctrl[0].pitar2 = 0x0;
96e58fe957SKim Phillips 	pci_ctrl[0].pibar2 = 0x0;
97e58fe957SKim Phillips 	pci_ctrl[0].piebar2 = 0x0;
98e58fe957SKim Phillips 	pci_ctrl[0].piwar2 &= ~PIWAR_EN;
99e58fe957SKim Phillips 
1009993e196SKim Phillips 	/* Unlock the configuration bit */
1019993e196SKim Phillips 	mpc83xx_pcislave_unlock(0);
1029993e196SKim Phillips 	printf("PCI:   Agent mode enabled\n");
103e58fe957SKim Phillips }
104e58fe957SKim Phillips #else
105e58fe957SKim Phillips {
1069993e196SKim Phillips 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
1079993e196SKim Phillips 	volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
1089993e196SKim Phillips 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
1099993e196SKim Phillips #ifndef CONFIG_MPC83XX_PCI2
1109993e196SKim Phillips 	struct pci_region *reg[] = { pci1_regions };
1119993e196SKim Phillips #else
1129993e196SKim Phillips 	struct pci_region *reg[] = { pci1_regions, pci2_regions };
1139993e196SKim Phillips #endif
114e58fe957SKim Phillips 
1159993e196SKim Phillips 	/* initialize the PCA9555PW IO expander on the PIB board */
1169993e196SKim Phillips 	pib_init();
117e58fe957SKim Phillips 
1182ae18241SWolfgang Denk #if defined(CONFIG_PCI_66M)
119e58fe957SKim Phillips 	clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
120e58fe957SKim Phillips 	printf("PCI clock is 66MHz\n");
1212ae18241SWolfgang Denk #elif defined(CONFIG_PCI_33M)
122e58fe957SKim Phillips 	clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 |
123e58fe957SKim Phillips 	    OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICR;
124e58fe957SKim Phillips 	printf("PCI clock is 33MHz\n");
125e58fe957SKim Phillips #else
126e58fe957SKim Phillips 	clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
127e58fe957SKim Phillips 	printf("PCI clock is 66MHz\n");
128e58fe957SKim Phillips #endif
129e58fe957SKim Phillips 	udelay(2000);
130e58fe957SKim Phillips 
1319993e196SKim Phillips 	/* Configure PCI Local Access Windows */
1329993e196SKim Phillips 	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
133e58fe957SKim Phillips 	pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
134e58fe957SKim Phillips 
1359993e196SKim Phillips 	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
136e58fe957SKim Phillips 	pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_1M;
137e58fe957SKim Phillips 
138e58fe957SKim Phillips 	udelay(2000);
139e58fe957SKim Phillips 
1409993e196SKim Phillips #ifndef CONFIG_MPC83XX_PCI2
1416aa3d3bfSPeter Tyser 	mpc83xx_pci_init(1, reg);
1429993e196SKim Phillips #else
1436aa3d3bfSPeter Tyser 	mpc83xx_pci_init(2, reg);
1449993e196SKim Phillips #endif
145e58fe957SKim Phillips }
146e58fe957SKim Phillips #endif				/* CONFIG_PCISLAVE */
147