1e58fe957SKim Phillips /* 2e58fe957SKim Phillips * Copyright (C) 2006 Freescale Semiconductor, Inc. 3e58fe957SKim Phillips * 4e58fe957SKim Phillips * Dave Liu <daveliu@freescale.com> 5e58fe957SKim Phillips * 6e58fe957SKim Phillips * See file CREDITS for list of people who contributed to this 7e58fe957SKim Phillips * project. 8e58fe957SKim Phillips * 9e58fe957SKim Phillips * This program is free software; you can redistribute it and/or 10e58fe957SKim Phillips * modify it under the terms of the GNU General Public License as 11e58fe957SKim Phillips * published by the Free Software Foundation; either version 2 of 12e58fe957SKim Phillips * the License, or (at your option) any later version. 13e58fe957SKim Phillips */ 14e58fe957SKim Phillips 15e58fe957SKim Phillips #include <common.h> 16e58fe957SKim Phillips #include <ioports.h> 17e58fe957SKim Phillips #include <mpc83xx.h> 18e58fe957SKim Phillips #include <i2c.h> 19e58fe957SKim Phillips #include <spd.h> 20e58fe957SKim Phillips #include <miiphy.h> 21e58fe957SKim Phillips #include <command.h> 22e58fe957SKim Phillips #if defined(CONFIG_PCI) 23e58fe957SKim Phillips #include <pci.h> 24e58fe957SKim Phillips #endif 25e58fe957SKim Phillips #if defined(CONFIG_SPD_EEPROM) 26e58fe957SKim Phillips #include <spd_sdram.h> 27e58fe957SKim Phillips #else 28e58fe957SKim Phillips #include <asm/mmu.h> 29e58fe957SKim Phillips #endif 30*b3458d2cSKim Phillips #if defined(CONFIG_OF_LIBFDT) 31e58fe957SKim Phillips #include <libfdt.h> 32e58fe957SKim Phillips #endif 33e58fe957SKim Phillips #if defined(CONFIG_PQ_MDS_PIB) 34e58fe957SKim Phillips #include "../common/pq-mds-pib.h" 35e58fe957SKim Phillips #endif 36e58fe957SKim Phillips 37e58fe957SKim Phillips const qe_iop_conf_t qe_iop_conf_tab[] = { 38e58fe957SKim Phillips /* ETH3 */ 39e58fe957SKim Phillips {1, 0, 1, 0, 1}, /* TxD0 */ 40e58fe957SKim Phillips {1, 1, 1, 0, 1}, /* TxD1 */ 41e58fe957SKim Phillips {1, 2, 1, 0, 1}, /* TxD2 */ 42e58fe957SKim Phillips {1, 3, 1, 0, 1}, /* TxD3 */ 43e58fe957SKim Phillips {1, 9, 1, 0, 1}, /* TxER */ 44e58fe957SKim Phillips {1, 12, 1, 0, 1}, /* TxEN */ 45e58fe957SKim Phillips {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */ 46e58fe957SKim Phillips 47e58fe957SKim Phillips {1, 4, 2, 0, 1}, /* RxD0 */ 48e58fe957SKim Phillips {1, 5, 2, 0, 1}, /* RxD1 */ 49e58fe957SKim Phillips {1, 6, 2, 0, 1}, /* RxD2 */ 50e58fe957SKim Phillips {1, 7, 2, 0, 1}, /* RxD3 */ 51e58fe957SKim Phillips {1, 8, 2, 0, 1}, /* RxER */ 52e58fe957SKim Phillips {1, 10, 2, 0, 1}, /* RxDV */ 53e58fe957SKim Phillips {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */ 54e58fe957SKim Phillips {1, 11, 2, 0, 1}, /* COL */ 55e58fe957SKim Phillips {1, 13, 2, 0, 1}, /* CRS */ 56e58fe957SKim Phillips 57e58fe957SKim Phillips /* ETH4 */ 58e58fe957SKim Phillips {1, 18, 1, 0, 1}, /* TxD0 */ 59e58fe957SKim Phillips {1, 19, 1, 0, 1}, /* TxD1 */ 60e58fe957SKim Phillips {1, 20, 1, 0, 1}, /* TxD2 */ 61e58fe957SKim Phillips {1, 21, 1, 0, 1}, /* TxD3 */ 62e58fe957SKim Phillips {1, 27, 1, 0, 1}, /* TxER */ 63e58fe957SKim Phillips {1, 30, 1, 0, 1}, /* TxEN */ 64e58fe957SKim Phillips {3, 6, 2, 0, 1}, /* TxCLK->CLK8 */ 65e58fe957SKim Phillips 66e58fe957SKim Phillips {1, 22, 2, 0, 1}, /* RxD0 */ 67e58fe957SKim Phillips {1, 23, 2, 0, 1}, /* RxD1 */ 68e58fe957SKim Phillips {1, 24, 2, 0, 1}, /* RxD2 */ 69e58fe957SKim Phillips {1, 25, 2, 0, 1}, /* RxD3 */ 70e58fe957SKim Phillips {1, 26, 1, 0, 1}, /* RxER */ 71e58fe957SKim Phillips {1, 28, 2, 0, 1}, /* Rx_DV */ 72e58fe957SKim Phillips {3, 31, 2, 0, 1}, /* RxCLK->CLK7 */ 73e58fe957SKim Phillips {1, 29, 2, 0, 1}, /* COL */ 74e58fe957SKim Phillips {1, 31, 2, 0, 1}, /* CRS */ 75e58fe957SKim Phillips 76e58fe957SKim Phillips {3, 4, 3, 0, 2}, /* MDIO */ 77e58fe957SKim Phillips {3, 5, 1, 0, 2}, /* MDC */ 78e58fe957SKim Phillips 79e58fe957SKim Phillips {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */ 80e58fe957SKim Phillips }; 81e58fe957SKim Phillips 82e58fe957SKim Phillips int board_early_init_f(void) 83e58fe957SKim Phillips { 84e58fe957SKim Phillips volatile u8 *bcsr = (volatile u8 *)CFG_BCSR; 85e58fe957SKim Phillips 86e58fe957SKim Phillips /* Enable flash write */ 87e58fe957SKim Phillips bcsr[9] &= ~0x08; 88e58fe957SKim Phillips 89e58fe957SKim Phillips return 0; 90e58fe957SKim Phillips } 91e58fe957SKim Phillips 92e58fe957SKim Phillips int board_early_init_r(void) 93e58fe957SKim Phillips { 94e58fe957SKim Phillips #ifdef CONFIG_PQ_MDS_PIB 95e58fe957SKim Phillips pib_init(); 96e58fe957SKim Phillips #endif 97e58fe957SKim Phillips return 0; 98e58fe957SKim Phillips } 99e58fe957SKim Phillips 100e58fe957SKim Phillips int fixed_sdram(void); 101e58fe957SKim Phillips 102e58fe957SKim Phillips long int initdram(int board_type) 103e58fe957SKim Phillips { 104e58fe957SKim Phillips volatile immap_t *im = (immap_t *) CFG_IMMR; 105e58fe957SKim Phillips u32 msize = 0; 106e58fe957SKim Phillips 107e58fe957SKim Phillips if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im) 108e58fe957SKim Phillips return -1; 109e58fe957SKim Phillips 110e58fe957SKim Phillips /* DDR SDRAM - Main SODIMM */ 111e58fe957SKim Phillips im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR; 112e58fe957SKim Phillips 113e58fe957SKim Phillips msize = fixed_sdram(); 114e58fe957SKim Phillips 115e58fe957SKim Phillips /* return total bus SDRAM size(bytes) -- DDR */ 116e58fe957SKim Phillips return (msize * 1024 * 1024); 117e58fe957SKim Phillips } 118e58fe957SKim Phillips 119e58fe957SKim Phillips /************************************************************************* 120e58fe957SKim Phillips * fixed sdram init -- doesn't use serial presence detect. 121e58fe957SKim Phillips ************************************************************************/ 122e58fe957SKim Phillips int fixed_sdram(void) 123e58fe957SKim Phillips { 124e58fe957SKim Phillips volatile immap_t *im = (immap_t *) CFG_IMMR; 125e58fe957SKim Phillips u32 msize = 0; 126e58fe957SKim Phillips u32 ddr_size; 127e58fe957SKim Phillips u32 ddr_size_log2; 128e58fe957SKim Phillips 129e58fe957SKim Phillips msize = CFG_DDR_SIZE; 130e58fe957SKim Phillips for (ddr_size = msize << 20, ddr_size_log2 = 0; 131e58fe957SKim Phillips (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) { 132e58fe957SKim Phillips if (ddr_size & 1) { 133e58fe957SKim Phillips return -1; 134e58fe957SKim Phillips } 135e58fe957SKim Phillips } 136e58fe957SKim Phillips im->sysconf.ddrlaw[0].ar = 137e58fe957SKim Phillips LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE); 138e58fe957SKim Phillips #if (CFG_DDR_SIZE != 128) 139e58fe957SKim Phillips #warning Currenly any ddr size other than 128 is not supported 140e58fe957SKim Phillips #endif 141e58fe957SKim Phillips im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL; 142e58fe957SKim Phillips im->ddr.csbnds[0].csbnds = CFG_DDR_CS0_BNDS; 143e58fe957SKim Phillips im->ddr.cs_config[0] = CFG_DDR_CS0_CONFIG; 144e58fe957SKim Phillips im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0; 145e58fe957SKim Phillips im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1; 146e58fe957SKim Phillips im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2; 147e58fe957SKim Phillips im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3; 148e58fe957SKim Phillips im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG; 149e58fe957SKim Phillips im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2; 150e58fe957SKim Phillips im->ddr.sdram_mode = CFG_DDR_MODE; 151e58fe957SKim Phillips im->ddr.sdram_mode2 = CFG_DDR_MODE2; 152e58fe957SKim Phillips im->ddr.sdram_interval = CFG_DDR_INTERVAL; 153e58fe957SKim Phillips __asm__ __volatile__ ("sync"); 154e58fe957SKim Phillips udelay(200); 155e58fe957SKim Phillips 156e58fe957SKim Phillips im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; 157e58fe957SKim Phillips __asm__ __volatile__ ("sync"); 158e58fe957SKim Phillips return msize; 159e58fe957SKim Phillips } 160e58fe957SKim Phillips 161e58fe957SKim Phillips int checkboard(void) 162e58fe957SKim Phillips { 163e58fe957SKim Phillips puts("Board: Freescale MPC832XEMDS\n"); 164e58fe957SKim Phillips return 0; 165e58fe957SKim Phillips } 166e58fe957SKim Phillips 167e58fe957SKim Phillips #if defined(CONFIG_OF_BOARD_SETUP) 168e58fe957SKim Phillips void ft_board_setup(void *blob, bd_t *bd) 169e58fe957SKim Phillips { 170e58fe957SKim Phillips ft_cpu_setup(blob, bd); 171e58fe957SKim Phillips #ifdef CONFIG_PCI 172e58fe957SKim Phillips ft_pci_setup(blob, bd); 173e58fe957SKim Phillips #endif 174e58fe957SKim Phillips } 175e58fe957SKim Phillips #endif 176