xref: /rk3399_rockchip-uboot/board/freescale/mpc8323erdb/mpc8323erdb.c (revision f4ea9f86d155aa7845f151c7a37699cdc3e4db2b)
11c274c4eSKim Phillips /*
21c274c4eSKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
31c274c4eSKim Phillips  *
41c274c4eSKim Phillips  * Michael Barkowski <michael.barkowski@freescale.com>
51c274c4eSKim Phillips  * Based on mpc832xmds file by Dave Liu <daveliu@freescale.com>
61c274c4eSKim Phillips  *
71c274c4eSKim Phillips  * This program is free software; you can redistribute it and/or modify it
81c274c4eSKim Phillips  * under the terms of the GNU General Public License version 2 as published
91c274c4eSKim Phillips  * by the Free Software Foundation.
101c274c4eSKim Phillips  */
111c274c4eSKim Phillips 
121c274c4eSKim Phillips #include <common.h>
131c274c4eSKim Phillips #include <ioports.h>
141c274c4eSKim Phillips #include <mpc83xx.h>
151c274c4eSKim Phillips #include <i2c.h>
161c274c4eSKim Phillips #include <miiphy.h>
171c274c4eSKim Phillips #include <command.h>
181c274c4eSKim Phillips #include <libfdt.h>
191c274c4eSKim Phillips #if defined(CONFIG_PCI)
201c274c4eSKim Phillips #include <pci.h>
211c274c4eSKim Phillips #endif
221c274c4eSKim Phillips #include <asm/mmu.h>
231c274c4eSKim Phillips 
241c274c4eSKim Phillips const qe_iop_conf_t qe_iop_conf_tab[] = {
251c274c4eSKim Phillips 	/* UCC3 */
261c274c4eSKim Phillips 	{1,  0, 1, 0, 1}, /* TxD0 */
271c274c4eSKim Phillips 	{1,  1, 1, 0, 1}, /* TxD1 */
281c274c4eSKim Phillips 	{1,  2, 1, 0, 1}, /* TxD2 */
291c274c4eSKim Phillips 	{1,  3, 1, 0, 1}, /* TxD3 */
301c274c4eSKim Phillips 	{1,  9, 1, 0, 1}, /* TxER */
311c274c4eSKim Phillips 	{1, 12, 1, 0, 1}, /* TxEN */
321c274c4eSKim Phillips 	{3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
331c274c4eSKim Phillips 
341c274c4eSKim Phillips 	{1,  4, 2, 0, 1}, /* RxD0 */
351c274c4eSKim Phillips 	{1,  5, 2, 0, 1}, /* RxD1 */
361c274c4eSKim Phillips 	{1,  6, 2, 0, 1}, /* RxD2 */
371c274c4eSKim Phillips 	{1,  7, 2, 0, 1}, /* RxD3 */
381c274c4eSKim Phillips 	{1,  8, 2, 0, 1}, /* RxER */
391c274c4eSKim Phillips 	{1, 10, 2, 0, 1}, /* RxDV */
401c274c4eSKim Phillips 	{0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
411c274c4eSKim Phillips 	{1, 11, 2, 0, 1}, /* COL */
421c274c4eSKim Phillips 	{1, 13, 2, 0, 1}, /* CRS */
431c274c4eSKim Phillips 
441c274c4eSKim Phillips 	/* UCC2 */
451c274c4eSKim Phillips 	{0, 18, 1, 0, 1}, /* TxD0 */
461c274c4eSKim Phillips 	{0, 19, 1, 0, 1}, /* TxD1 */
471c274c4eSKim Phillips 	{0, 20, 1, 0, 1}, /* TxD2 */
481c274c4eSKim Phillips 	{0, 21, 1, 0, 1}, /* TxD3 */
491c274c4eSKim Phillips 	{0, 27, 1, 0, 1}, /* TxER */
501c274c4eSKim Phillips 	{0, 30, 1, 0, 1}, /* TxEN */
511c274c4eSKim Phillips 	{3, 23, 2, 0, 1}, /* TxCLK->CLK3 */
521c274c4eSKim Phillips 
531c274c4eSKim Phillips 	{0, 22, 2, 0, 1}, /* RxD0 */
541c274c4eSKim Phillips 	{0, 23, 2, 0, 1}, /* RxD1 */
551c274c4eSKim Phillips 	{0, 24, 2, 0, 1}, /* RxD2 */
561c274c4eSKim Phillips 	{0, 25, 2, 0, 1}, /* RxD3 */
571c274c4eSKim Phillips 	{0, 26, 1, 0, 1}, /* RxER */
581c274c4eSKim Phillips 	{0, 28, 2, 0, 1}, /* Rx_DV */
591c274c4eSKim Phillips 	{3, 21, 2, 0, 1}, /* RxCLK->CLK16 */
601c274c4eSKim Phillips 	{0, 29, 2, 0, 1}, /* COL */
611c274c4eSKim Phillips 	{0, 31, 2, 0, 1}, /* CRS */
621c274c4eSKim Phillips 
631c274c4eSKim Phillips 	{3,  4, 3, 0, 2}, /* MDIO */
641c274c4eSKim Phillips 	{3,  5, 1, 0, 2}, /* MDC */
651c274c4eSKim Phillips 
661c274c4eSKim Phillips 	{0,  0, 0, 0, QE_IOP_TAB_END}, /* END of table */
671c274c4eSKim Phillips };
681c274c4eSKim Phillips 
691c274c4eSKim Phillips int fixed_sdram(void);
701c274c4eSKim Phillips 
719973e3c6SBecky Bruce phys_size_t initdram(int board_type)
721c274c4eSKim Phillips {
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
741c274c4eSKim Phillips 	u32 msize = 0;
751c274c4eSKim Phillips 
761c274c4eSKim Phillips 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
771c274c4eSKim Phillips 		return -1;
781c274c4eSKim Phillips 
791c274c4eSKim Phillips 	/* DDR SDRAM - Main SODIMM */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
811c274c4eSKim Phillips 
821c274c4eSKim Phillips 	msize = fixed_sdram();
831c274c4eSKim Phillips 
841c274c4eSKim Phillips 	/* return total bus SDRAM size(bytes)  -- DDR */
851c274c4eSKim Phillips 	return (msize * 1024 * 1024);
861c274c4eSKim Phillips }
871c274c4eSKim Phillips 
881c274c4eSKim Phillips /*************************************************************************
891c274c4eSKim Phillips  *  fixed sdram init -- doesn't use serial presence detect.
901c274c4eSKim Phillips  ************************************************************************/
911c274c4eSKim Phillips int fixed_sdram(void)
921c274c4eSKim Phillips {
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
941c274c4eSKim Phillips 	u32 msize = 0;
951c274c4eSKim Phillips 	u32 ddr_size;
961c274c4eSKim Phillips 	u32 ddr_size_log2;
971c274c4eSKim Phillips 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	msize = CONFIG_SYS_DDR_SIZE;
991c274c4eSKim Phillips 	for (ddr_size = msize << 20, ddr_size_log2 = 0;
1001c274c4eSKim Phillips 	     (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
1011c274c4eSKim Phillips 		if (ddr_size & 1) {
1021c274c4eSKim Phillips 			return -1;
1031c274c4eSKim Phillips 		}
1041c274c4eSKim Phillips 	}
1051c274c4eSKim Phillips 	im->sysconf.ddrlaw[0].ar =
1061c274c4eSKim Phillips 	    LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
1191c274c4eSKim Phillips 	__asm__ __volatile__ ("sync");
1201c274c4eSKim Phillips 	udelay(200);
1211c274c4eSKim Phillips 
1221c274c4eSKim Phillips 	im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
1231c274c4eSKim Phillips 	__asm__ __volatile__ ("sync");
1241c274c4eSKim Phillips 	return msize;
1251c274c4eSKim Phillips }
1261c274c4eSKim Phillips 
1271c274c4eSKim Phillips int checkboard(void)
1281c274c4eSKim Phillips {
1291c274c4eSKim Phillips 	puts("Board: Freescale MPC8323ERDB\n");
1301c274c4eSKim Phillips 	return 0;
1311c274c4eSKim Phillips }
1321c274c4eSKim Phillips 
1331c274c4eSKim Phillips static struct pci_region pci_regions[] = {
1341c274c4eSKim Phillips 	{
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		bus_start: CONFIG_SYS_PCI1_MEM_BASE,
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		size: CONFIG_SYS_PCI1_MEM_SIZE,
1381c274c4eSKim Phillips 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
1391c274c4eSKim Phillips 	},
1401c274c4eSKim Phillips 	{
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		size: CONFIG_SYS_PCI1_MMIO_SIZE,
1441c274c4eSKim Phillips 		flags: PCI_REGION_MEM
1451c274c4eSKim Phillips 	},
1461c274c4eSKim Phillips 	{
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		bus_start: CONFIG_SYS_PCI1_IO_BASE,
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		phys_start: CONFIG_SYS_PCI1_IO_PHYS,
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		size: CONFIG_SYS_PCI1_IO_SIZE,
1501c274c4eSKim Phillips 		flags: PCI_REGION_IO
1511c274c4eSKim Phillips 	}
1521c274c4eSKim Phillips };
1531c274c4eSKim Phillips 
1541c274c4eSKim Phillips void pci_init_board(void)
1551c274c4eSKim Phillips {
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
1571c274c4eSKim Phillips 	volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
1581c274c4eSKim Phillips 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
1591c274c4eSKim Phillips 	struct pci_region *reg[] = { pci_regions };
1601c274c4eSKim Phillips 
1611c274c4eSKim Phillips 	/* Enable all 3 PCI_CLK_OUTPUTs. */
1621c274c4eSKim Phillips 	clk->occr |= 0xe0000000;
1631c274c4eSKim Phillips 
1641c274c4eSKim Phillips 	/* Configure PCI Local Access Windows */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
1661c274c4eSKim Phillips 	pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
1671c274c4eSKim Phillips 
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
1691c274c4eSKim Phillips 	pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
1701c274c4eSKim Phillips 
1716aa3d3bfSPeter Tyser 	mpc83xx_pci_init(1, reg);
1721c274c4eSKim Phillips }
1731c274c4eSKim Phillips 
1741c274c4eSKim Phillips #if defined(CONFIG_OF_BOARD_SETUP)
1753fde9e8bSKim Phillips void ft_board_setup(void *blob, bd_t *bd)
1761c274c4eSKim Phillips {
1771c274c4eSKim Phillips 	ft_cpu_setup(blob, bd);
1781c274c4eSKim Phillips #ifdef CONFIG_PCI
1791c274c4eSKim Phillips 	ft_pci_setup(blob, bd);
1801c274c4eSKim Phillips #endif
1811c274c4eSKim Phillips }
1823fde9e8bSKim Phillips #endif
1835b2793a3SMichael Barkowski 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_I2C_MAC_OFFSET)
1855b2793a3SMichael Barkowski int mac_read_from_eeprom(void)
1865b2793a3SMichael Barkowski {
1875b2793a3SMichael Barkowski 	uchar buf[28];
1885b2793a3SMichael Barkowski 	char str[18];
1895b2793a3SMichael Barkowski 	int i = 0;
1905b2793a3SMichael Barkowski 	unsigned int crc = 0;
1915b2793a3SMichael Barkowski 	unsigned char enetvar[32];
1925b2793a3SMichael Barkowski 
1935b2793a3SMichael Barkowski 	/* Read MAC addresses from EEPROM */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, CONFIG_SYS_I2C_MAC_OFFSET, buf, 28)) {
1955b2793a3SMichael Barkowski 		printf("\nEEPROM @ 0x%02x read FAILED!!!\n",
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		       CONFIG_SYS_I2C_EEPROM_ADDR);
1975b2793a3SMichael Barkowski 	} else {
198*f4ea9f86SWolfgang Denk 		uint32_t crc_buf;
199*f4ea9f86SWolfgang Denk 
200*f4ea9f86SWolfgang Denk 		memcpy(&crc_buf, &buf[24], sizeof(uint32_t));
201*f4ea9f86SWolfgang Denk 
202*f4ea9f86SWolfgang Denk 		if (crc32(crc, buf, 24) == crc_buf) {
2035b2793a3SMichael Barkowski 			printf("Reading MAC from EEPROM\n");
2045b2793a3SMichael Barkowski 			for (i = 0; i < 4; i++) {
2055b2793a3SMichael Barkowski 				if (memcmp(&buf[i * 6], "\0\0\0\0\0\0", 6)) {
2065b2793a3SMichael Barkowski 					sprintf(str,
2075b2793a3SMichael Barkowski 						"%02X:%02X:%02X:%02X:%02X:%02X",
2085b2793a3SMichael Barkowski 						buf[i * 6], buf[i * 6 + 1],
2095b2793a3SMichael Barkowski 						buf[i * 6 + 2], buf[i * 6 + 3],
2105b2793a3SMichael Barkowski 						buf[i * 6 + 4], buf[i * 6 + 5]);
2115b2793a3SMichael Barkowski 					sprintf((char *)enetvar,
2125b2793a3SMichael Barkowski 						i ? "eth%daddr" : "ethaddr", i);
2135b2793a3SMichael Barkowski 					setenv((char *)enetvar, str);
2145b2793a3SMichael Barkowski 				}
2155b2793a3SMichael Barkowski 			}
2165b2793a3SMichael Barkowski 		}
2175b2793a3SMichael Barkowski 	}
2185b2793a3SMichael Barkowski 	return 0;
2195b2793a3SMichael Barkowski }
2205b2793a3SMichael Barkowski #endif				/* CONFIG_I2C_MAC_OFFSET */
221