xref: /rk3399_rockchip-uboot/board/freescale/m5275evb/m5275evb.c (revision f1683aa73c31db0a025e0254e6ce1ee7e56aad3e)
1545c8e0aSMatthew Fettke /*
2545c8e0aSMatthew Fettke  * (C) Copyright 2000-2003
3545c8e0aSMatthew Fettke  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4545c8e0aSMatthew Fettke  *
5545c8e0aSMatthew Fettke  * Copyright (C) 2005-2008 Arthur Shipkowski (art@videon-central.com)
6545c8e0aSMatthew Fettke  *
732dbaafaSAlison Wang  * Copyright (C) 2012 Freescale Semiconductor, Inc. All Rights Reserved.
832dbaafaSAlison Wang  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10545c8e0aSMatthew Fettke  */
11545c8e0aSMatthew Fettke 
12545c8e0aSMatthew Fettke #include <common.h>
13545c8e0aSMatthew Fettke #include <asm/immap.h>
1432dbaafaSAlison Wang #include <asm/io.h>
15545c8e0aSMatthew Fettke 
16088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
17088454cdSSimon Glass 
18545c8e0aSMatthew Fettke #define PERIOD		13	/* system bus period in ns */
19545c8e0aSMatthew Fettke #define SDRAM_TREFI	7800	/* in ns */
20545c8e0aSMatthew Fettke 
checkboard(void)21545c8e0aSMatthew Fettke int checkboard(void)
22545c8e0aSMatthew Fettke {
23545c8e0aSMatthew Fettke 	puts("Board: ");
24545c8e0aSMatthew Fettke 	puts("Freescale MCF5275 EVB\n");
25545c8e0aSMatthew Fettke 	return 0;
26545c8e0aSMatthew Fettke };
27545c8e0aSMatthew Fettke 
dram_init(void)28*f1683aa7SSimon Glass int dram_init(void)
29545c8e0aSMatthew Fettke {
3032dbaafaSAlison Wang 	sdramctrl_t *sdp = (sdramctrl_t *)(MMAP_SDRAM);
3132dbaafaSAlison Wang 	gpio_t *gpio_reg = (gpio_t *)(MMAP_GPIO);
32545c8e0aSMatthew Fettke 
3332dbaafaSAlison Wang 	/* Enable SDRAM */
3432dbaafaSAlison Wang 	out_be16(&gpio_reg->par_sdram, 0x3FF);
35545c8e0aSMatthew Fettke 
36545c8e0aSMatthew Fettke 	/* Set up chip select */
3732dbaafaSAlison Wang 	out_be32(&sdp->sdbar0, CONFIG_SYS_SDRAM_BASE);
3832dbaafaSAlison Wang 	out_be32(&sdp->sdbmr0, MCF_SDRAMC_SDMRn_BAM_32M | MCF_SDRAMC_SDMRn_V);
39545c8e0aSMatthew Fettke 
40545c8e0aSMatthew Fettke 	/* Set up timing */
4132dbaafaSAlison Wang 	out_be32(&sdp->sdcfg1, 0x83711630);
4232dbaafaSAlison Wang 	out_be32(&sdp->sdcfg2, 0x46770000);
43545c8e0aSMatthew Fettke 
44545c8e0aSMatthew Fettke 	/* Enable clock */
4532dbaafaSAlison Wang 	out_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_MODE_EN | MCF_SDRAMC_SDCR_CKE);
46545c8e0aSMatthew Fettke 
47545c8e0aSMatthew Fettke 	/* Set precharge */
4832dbaafaSAlison Wang 	setbits_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_IPALL);
49545c8e0aSMatthew Fettke 
50545c8e0aSMatthew Fettke 	/* Dummy write to start SDRAM */
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
52545c8e0aSMatthew Fettke 
53545c8e0aSMatthew Fettke 	/* Send LEMR */
5432dbaafaSAlison Wang 	setbits_be32(&sdp->sdmr,
5532dbaafaSAlison Wang 		MCF_SDRAMC_SDMR_BNKAD_LEMR | MCF_SDRAMC_SDMR_AD(0x0) |
5632dbaafaSAlison Wang 		MCF_SDRAMC_SDMR_CMD);
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
58545c8e0aSMatthew Fettke 
59545c8e0aSMatthew Fettke 	/* Send LMR */
6032dbaafaSAlison Wang 	out_be32(&sdp->sdmr, 0x058d0000);
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
62545c8e0aSMatthew Fettke 
63545c8e0aSMatthew Fettke 	/* Stop sending commands */
6432dbaafaSAlison Wang 	clrbits_be32(&sdp->sdmr, MCF_SDRAMC_SDMR_CMD);
65545c8e0aSMatthew Fettke 
66545c8e0aSMatthew Fettke 	/* Set precharge */
6732dbaafaSAlison Wang 	setbits_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_IPALL);
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
69545c8e0aSMatthew Fettke 
70545c8e0aSMatthew Fettke 	/* Stop manual precharge, send 2 IREF */
7132dbaafaSAlison Wang 	clrbits_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_IPALL);
7232dbaafaSAlison Wang 	setbits_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_IREF);
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
75545c8e0aSMatthew Fettke 
7632dbaafaSAlison Wang 
7732dbaafaSAlison Wang 	out_be32(&sdp->sdmr, 0x018d0000);
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	*((volatile unsigned long *)CONFIG_SYS_SDRAM_BASE) = 0xa5a59696;
79545c8e0aSMatthew Fettke 
80545c8e0aSMatthew Fettke 	/* Stop sending commands */
8132dbaafaSAlison Wang 	clrbits_be32(&sdp->sdmr, MCF_SDRAMC_SDMR_CMD);
8232dbaafaSAlison Wang 	clrbits_be32(&sdp->sdcr, MCF_SDRAMC_SDCR_MODE_EN);
83545c8e0aSMatthew Fettke 
84545c8e0aSMatthew Fettke 	/* Turn on auto refresh, lock SDMR */
8532dbaafaSAlison Wang 	out_be32(&sdp->sdcr,
86545c8e0aSMatthew Fettke 		MCF_SDRAMC_SDCR_CKE
87545c8e0aSMatthew Fettke 		| MCF_SDRAMC_SDCR_REF
88545c8e0aSMatthew Fettke 		| MCF_SDRAMC_SDCR_MUX(1)
89545c8e0aSMatthew Fettke 		/* 1 added to round up */
90545c8e0aSMatthew Fettke 		| MCF_SDRAMC_SDCR_RCNT((SDRAM_TREFI/(PERIOD*64)) - 1 + 1)
9132dbaafaSAlison Wang 		| MCF_SDRAMC_SDCR_DQS_OE(0x3));
92545c8e0aSMatthew Fettke 
93088454cdSSimon Glass 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
94088454cdSSimon Glass 
95088454cdSSimon Glass 	return 0;
96545c8e0aSMatthew Fettke };
97545c8e0aSMatthew Fettke 
testdram(void)98545c8e0aSMatthew Fettke int testdram(void)
99545c8e0aSMatthew Fettke {
100545c8e0aSMatthew Fettke 	/* TODO: XXX XXX XXX */
101545c8e0aSMatthew Fettke 	printf("DRAM test not implemented!\n");
102545c8e0aSMatthew Fettke 
103545c8e0aSMatthew Fettke 	return (0);
104545c8e0aSMatthew Fettke }
105