xref: /rk3399_rockchip-uboot/board/freescale/m5249evb/m5249evb.c (revision f1683aa73c31db0a025e0254e6ce1ee7e56aad3e)
1a605aacdSTsiChungLiew /*
2a605aacdSTsiChungLiew  * (C) Copyright 2004
3a605aacdSTsiChungLiew  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4a605aacdSTsiChungLiew  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6a605aacdSTsiChungLiew  */
7a605aacdSTsiChungLiew 
8a605aacdSTsiChungLiew #include <common.h>
9a605aacdSTsiChungLiew #include <command.h>
10a605aacdSTsiChungLiew #include <malloc.h>
11a605aacdSTsiChungLiew #include <asm/immap.h>
12a605aacdSTsiChungLiew 
13088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
14088454cdSSimon Glass 
checkboard(void)15a605aacdSTsiChungLiew int checkboard (void) {
16a605aacdSTsiChungLiew 	ulong val;
17a605aacdSTsiChungLiew 	uchar val8;
18a605aacdSTsiChungLiew 
19a605aacdSTsiChungLiew 	puts ("Board: ");
20a605aacdSTsiChungLiew 	puts("Freescale M5249EVB");
21a605aacdSTsiChungLiew 	val8 = ((uchar)~((uchar)mbar2_readLong(MCFSIM_GPIO1_READ) >> 4)) & 0xf;
22a605aacdSTsiChungLiew 	printf(" (Switch=%1X)\n", val8);
23a605aacdSTsiChungLiew 
24a605aacdSTsiChungLiew 	/*
25a605aacdSTsiChungLiew 	 * Set LED on
26a605aacdSTsiChungLiew 	 */
276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	val = mbar2_readLong(MCFSIM_GPIO1_OUT) & ~CONFIG_SYS_GPIO1_LED;
28a605aacdSTsiChungLiew 	mbar2_writeLong(MCFSIM_GPIO1_OUT, val);   /* Set LED on */
29a605aacdSTsiChungLiew 
30a605aacdSTsiChungLiew 	return 0;
31a605aacdSTsiChungLiew };
32a605aacdSTsiChungLiew 
33a605aacdSTsiChungLiew 
dram_init(void)34*f1683aa7SSimon Glass int dram_init(void)
3552c41180SSimon Glass {
36a605aacdSTsiChungLiew 	unsigned long	junk = 0xa5a59696;
37a605aacdSTsiChungLiew 
38a605aacdSTsiChungLiew 	/*
39a605aacdSTsiChungLiew 	 *  Note:
40a605aacdSTsiChungLiew 	 *	RC = ([(RefreshTime/#rows) / (1/BusClk)] / 16) - 1
41a605aacdSTsiChungLiew 	 */
42a605aacdSTsiChungLiew 
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK
44a605aacdSTsiChungLiew 	/*
45a605aacdSTsiChungLiew 	 * Busclk=70MHz, RefreshTime=64ms, #rows=4096 (4K)
46a605aacdSTsiChungLiew 	 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=39
47a605aacdSTsiChungLiew 	 */
48a605aacdSTsiChungLiew 	mbar_writeShort(MCFSIM_DCR, 0x8239);
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_PLL_BYPASS
50a605aacdSTsiChungLiew 	/*
51a605aacdSTsiChungLiew 	 * Busclk=5.6448MHz, RefreshTime=64ms, #rows=8192 (8K)
52a605aacdSTsiChungLiew 	 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=02
53a605aacdSTsiChungLiew 	 */
54a605aacdSTsiChungLiew 	mbar_writeShort(MCFSIM_DCR, 0x8202);
55a605aacdSTsiChungLiew #else
56a605aacdSTsiChungLiew 	/*
57a605aacdSTsiChungLiew 	 * Busclk=36MHz, RefreshTime=64ms, #rows=4096 (4K)
58a605aacdSTsiChungLiew 	 * SO=1, NAM=0, COC=0, RTIM=01 (6clk refresh), RC=22 (562 bus clock cycles)
59a605aacdSTsiChungLiew 	 */
60a605aacdSTsiChungLiew 	mbar_writeShort(MCFSIM_DCR, 0x8222);
61a605aacdSTsiChungLiew #endif
62a605aacdSTsiChungLiew 
63a605aacdSTsiChungLiew 	/*
64a605aacdSTsiChungLiew 	 * SDRAM starts at 0x0000_0000, CASL=10, CBM=010, PS=10 (16bit port),
65a605aacdSTsiChungLiew 	 * PM=1 (continuous page mode)
66a605aacdSTsiChungLiew 	 */
67a605aacdSTsiChungLiew 
68a605aacdSTsiChungLiew 	/* RE=0 (keep auto-refresh disabled while setting up registers) */
69a605aacdSTsiChungLiew 	mbar_writeLong(MCFSIM_DACR0, 0x00003324);
70a605aacdSTsiChungLiew 
71a605aacdSTsiChungLiew 	/* BAM=007c (bits 22,21 are bank selects; 256kB blocks) */
72a605aacdSTsiChungLiew 	mbar_writeLong(MCFSIM_DMR0, 0x01fc0001);
73a605aacdSTsiChungLiew 
74a605aacdSTsiChungLiew 	/** Precharge sequence **/
75a605aacdSTsiChungLiew 	mbar_writeLong(MCFSIM_DACR0, 0x0000332c); /* Set DACR0[IP] (bit 3) */
76a605aacdSTsiChungLiew 	*((volatile unsigned long *) 0x00) = junk; /* write to a memory location to init. precharge */
77a605aacdSTsiChungLiew 	udelay(0x10); /* Allow several Precharge cycles */
78a605aacdSTsiChungLiew 
79a605aacdSTsiChungLiew 	/** Refresh Sequence **/
80a605aacdSTsiChungLiew 	mbar_writeLong(MCFSIM_DACR0, 0x0000b324); /* Enable the refresh bit, DACR0[RE] (bit 15) */
81a605aacdSTsiChungLiew 	udelay(0x7d0); /* Allow gobs of refresh cycles */
82a605aacdSTsiChungLiew 
83a605aacdSTsiChungLiew 	/** Mode Register initialization **/
84a605aacdSTsiChungLiew 	mbar_writeLong(MCFSIM_DACR0, 0x0000b364);  /* Enable DACR0[IMRS] (bit 6); RE remains enabled */
85a605aacdSTsiChungLiew 	*((volatile unsigned long *) 0x800) = junk; /* Access RAM to initialize the mode register */
86a605aacdSTsiChungLiew 
87088454cdSSimon Glass 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
88088454cdSSimon Glass 
89088454cdSSimon Glass 	return 0;
90a605aacdSTsiChungLiew };
91a605aacdSTsiChungLiew 
92a605aacdSTsiChungLiew 
testdram(void)93a605aacdSTsiChungLiew int testdram (void) {
94a605aacdSTsiChungLiew 	/* TODO: XXX XXX XXX */
95a605aacdSTsiChungLiew 	printf ("DRAM test not implemented!\n");
96a605aacdSTsiChungLiew 
97a605aacdSTsiChungLiew 	return (0);
98a605aacdSTsiChungLiew }
99