xref: /rk3399_rockchip-uboot/board/freescale/ls2080ardb/ls2080ardb.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
144937214SPrabhakar Kushwaha /*
25193405aSPriyanka Jain  * Copyright (C) 2017 NXP Semiconductors
344937214SPrabhakar Kushwaha  * Copyright 2015 Freescale Semiconductor
444937214SPrabhakar Kushwaha  *
544937214SPrabhakar Kushwaha  * SPDX-License-Identifier:	GPL-2.0+
644937214SPrabhakar Kushwaha  */
744937214SPrabhakar Kushwaha #include <common.h>
844937214SPrabhakar Kushwaha #include <malloc.h>
944937214SPrabhakar Kushwaha #include <errno.h>
1044937214SPrabhakar Kushwaha #include <netdev.h>
1144937214SPrabhakar Kushwaha #include <fsl_ifc.h>
1244937214SPrabhakar Kushwaha #include <fsl_ddr.h>
1344937214SPrabhakar Kushwaha #include <asm/io.h>
1444937214SPrabhakar Kushwaha #include <hwconfig.h>
1544937214SPrabhakar Kushwaha #include <fdt_support.h>
16*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
1744937214SPrabhakar Kushwaha #include <fsl-mc/fsl_mc.h>
1844937214SPrabhakar Kushwaha #include <environment.h>
19215b1fb9SAlexander Graf #include <efi_loader.h>
2044937214SPrabhakar Kushwaha #include <i2c.h>
214961eafcSYork Sun #include <asm/arch/mmu.h>
2244937214SPrabhakar Kushwaha #include <asm/arch/soc.h>
2354ad7b5aSSantan Kumar #include <asm/arch/ppa.h>
24fcfdb6d5SSaksham Jain #include <fsl_sec.h>
2544937214SPrabhakar Kushwaha 
26d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
2744937214SPrabhakar Kushwaha #include "../common/qixis.h"
2844937214SPrabhakar Kushwaha #include "ls2080ardb_qixis.h"
29d1418c15SPriyanka Jain #endif
30ed2530d0SRai Harninder #include "../common/vid.h"
3144937214SPrabhakar Kushwaha 
3244937214SPrabhakar Kushwaha #define PIN_MUX_SEL_SDHC	0x00
3344937214SPrabhakar Kushwaha #define PIN_MUX_SEL_DSPI	0x0a
3444937214SPrabhakar Kushwaha 
3544937214SPrabhakar Kushwaha #define SET_SDHC_MUX_SEL(reg, value)	((reg & 0xf0) | value)
3644937214SPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
3744937214SPrabhakar Kushwaha 
3844937214SPrabhakar Kushwaha enum {
3944937214SPrabhakar Kushwaha 	MUX_TYPE_SDHC,
4044937214SPrabhakar Kushwaha 	MUX_TYPE_DSPI,
4144937214SPrabhakar Kushwaha };
4244937214SPrabhakar Kushwaha 
get_qixis_addr(void)4344937214SPrabhakar Kushwaha unsigned long long get_qixis_addr(void)
4444937214SPrabhakar Kushwaha {
4544937214SPrabhakar Kushwaha 	unsigned long long addr;
4644937214SPrabhakar Kushwaha 
4744937214SPrabhakar Kushwaha 	if (gd->flags & GD_FLG_RELOC)
4844937214SPrabhakar Kushwaha 		addr = QIXIS_BASE_PHYS;
4944937214SPrabhakar Kushwaha 	else
5044937214SPrabhakar Kushwaha 		addr = QIXIS_BASE_PHYS_EARLY;
5144937214SPrabhakar Kushwaha 
5244937214SPrabhakar Kushwaha 	/*
5344937214SPrabhakar Kushwaha 	 * IFC address under 256MB is mapped to 0x30000000, any address above
5444937214SPrabhakar Kushwaha 	 * is mapped to 0x5_10000000 up to 4GB.
5544937214SPrabhakar Kushwaha 	 */
5644937214SPrabhakar Kushwaha 	addr = addr  > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
5744937214SPrabhakar Kushwaha 
5844937214SPrabhakar Kushwaha 	return addr;
5944937214SPrabhakar Kushwaha }
6044937214SPrabhakar Kushwaha 
checkboard(void)6144937214SPrabhakar Kushwaha int checkboard(void)
6244937214SPrabhakar Kushwaha {
63d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
6444937214SPrabhakar Kushwaha 	u8 sw;
65d1418c15SPriyanka Jain #endif
6644937214SPrabhakar Kushwaha 	char buf[15];
6744937214SPrabhakar Kushwaha 
6844937214SPrabhakar Kushwaha 	cpu_name(buf);
6944937214SPrabhakar Kushwaha 	printf("Board: %s-RDB, ", buf);
7044937214SPrabhakar Kushwaha 
713049a583SPriyanka Jain #ifdef CONFIG_TARGET_LS2081ARDB
723049a583SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
733049a583SPriyanka Jain 	sw = QIXIS_READ(arch);
743049a583SPriyanka Jain 	printf("Board Arch: V%d, ", sw >> 4);
753049a583SPriyanka Jain 	printf("Board version: %c, ", (sw & 0xf) + 'A');
763049a583SPriyanka Jain 
773049a583SPriyanka Jain 	sw = QIXIS_READ(brdcfg[0]);
783049a583SPriyanka Jain 	sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
793049a583SPriyanka Jain 	switch (sw) {
803049a583SPriyanka Jain 	case 0:
813049a583SPriyanka Jain 		puts("boot from QSPI DEV#0\n");
823049a583SPriyanka Jain 		puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
833049a583SPriyanka Jain 		break;
843049a583SPriyanka Jain 	case 1:
853049a583SPriyanka Jain 		puts("boot from QSPI DEV#1\n");
863049a583SPriyanka Jain 		puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
873049a583SPriyanka Jain 		break;
883049a583SPriyanka Jain 	case 2:
893049a583SPriyanka Jain 		puts("boot from QSPI EMU\n");
903049a583SPriyanka Jain 		puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
913049a583SPriyanka Jain 		break;
923049a583SPriyanka Jain 	case 3:
933049a583SPriyanka Jain 		puts("boot from QSPI EMU\n");
943049a583SPriyanka Jain 		puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
953049a583SPriyanka Jain 		break;
963049a583SPriyanka Jain 	case 4:
973049a583SPriyanka Jain 		puts("boot from QSPI DEV#0\n");
983049a583SPriyanka Jain 		puts("QSPI_CSA_1 mapped to QSPI EMU\n");
993049a583SPriyanka Jain 		break;
1003049a583SPriyanka Jain 	default:
1013049a583SPriyanka Jain 		printf("invalid setting of SW%u\n", sw);
1023049a583SPriyanka Jain 		break;
1033049a583SPriyanka Jain 	}
1043049a583SPriyanka Jain #endif
1053049a583SPriyanka Jain 	puts("SERDES1 Reference : ");
1063049a583SPriyanka Jain 	printf("Clock1 = 100MHz ");
1073049a583SPriyanka Jain 	printf("Clock2 = 161.13MHz");
1083049a583SPriyanka Jain #else
109d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
11044937214SPrabhakar Kushwaha 	sw = QIXIS_READ(arch);
11144937214SPrabhakar Kushwaha 	printf("Board Arch: V%d, ", sw >> 4);
11244937214SPrabhakar Kushwaha 	printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
11344937214SPrabhakar Kushwaha 
11444937214SPrabhakar Kushwaha 	sw = QIXIS_READ(brdcfg[0]);
11544937214SPrabhakar Kushwaha 	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
11644937214SPrabhakar Kushwaha 
11744937214SPrabhakar Kushwaha 	if (sw < 0x8)
11844937214SPrabhakar Kushwaha 		printf("vBank: %d\n", sw);
11944937214SPrabhakar Kushwaha 	else if (sw == 0x9)
12044937214SPrabhakar Kushwaha 		puts("NAND\n");
12144937214SPrabhakar Kushwaha 	else
12244937214SPrabhakar Kushwaha 		printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
12344937214SPrabhakar Kushwaha 
12444937214SPrabhakar Kushwaha 	printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
125d1418c15SPriyanka Jain #endif
12644937214SPrabhakar Kushwaha 	puts("SERDES1 Reference : ");
12744937214SPrabhakar Kushwaha 	printf("Clock1 = 156.25MHz ");
12844937214SPrabhakar Kushwaha 	printf("Clock2 = 156.25MHz");
1293049a583SPriyanka Jain #endif
13044937214SPrabhakar Kushwaha 
13144937214SPrabhakar Kushwaha 	puts("\nSERDES2 Reference : ");
13244937214SPrabhakar Kushwaha 	printf("Clock1 = 100MHz ");
13344937214SPrabhakar Kushwaha 	printf("Clock2 = 100MHz\n");
13444937214SPrabhakar Kushwaha 
13544937214SPrabhakar Kushwaha 	return 0;
13644937214SPrabhakar Kushwaha }
13744937214SPrabhakar Kushwaha 
get_board_sys_clk(void)13844937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void)
13944937214SPrabhakar Kushwaha {
140d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
14144937214SPrabhakar Kushwaha 	u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
14244937214SPrabhakar Kushwaha 
14344937214SPrabhakar Kushwaha 	switch (sysclk_conf & 0x0F) {
14444937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_83:
14544937214SPrabhakar Kushwaha 		return 83333333;
14644937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_100:
14744937214SPrabhakar Kushwaha 		return 100000000;
14844937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_125:
14944937214SPrabhakar Kushwaha 		return 125000000;
15044937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_133:
15144937214SPrabhakar Kushwaha 		return 133333333;
15244937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_150:
15344937214SPrabhakar Kushwaha 		return 150000000;
15444937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_160:
15544937214SPrabhakar Kushwaha 		return 160000000;
15644937214SPrabhakar Kushwaha 	case QIXIS_SYSCLK_166:
15744937214SPrabhakar Kushwaha 		return 166666666;
15844937214SPrabhakar Kushwaha 	}
159d1418c15SPriyanka Jain #endif
160d1418c15SPriyanka Jain 	return 100000000;
16144937214SPrabhakar Kushwaha }
16244937214SPrabhakar Kushwaha 
select_i2c_ch_pca9547(u8 ch)16344937214SPrabhakar Kushwaha int select_i2c_ch_pca9547(u8 ch)
16444937214SPrabhakar Kushwaha {
16544937214SPrabhakar Kushwaha 	int ret;
16644937214SPrabhakar Kushwaha 
16744937214SPrabhakar Kushwaha 	ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
16844937214SPrabhakar Kushwaha 	if (ret) {
16944937214SPrabhakar Kushwaha 		puts("PCA: failed to select proper channel\n");
17044937214SPrabhakar Kushwaha 		return ret;
17144937214SPrabhakar Kushwaha 	}
17244937214SPrabhakar Kushwaha 
17344937214SPrabhakar Kushwaha 	return 0;
17444937214SPrabhakar Kushwaha }
17544937214SPrabhakar Kushwaha 
i2c_multiplexer_select_vid_channel(u8 channel)176ed2530d0SRai Harninder int i2c_multiplexer_select_vid_channel(u8 channel)
177ed2530d0SRai Harninder {
178ed2530d0SRai Harninder 	return select_i2c_ch_pca9547(channel);
179ed2530d0SRai Harninder }
180ed2530d0SRai Harninder 
config_board_mux(int ctrl_type)18144937214SPrabhakar Kushwaha int config_board_mux(int ctrl_type)
18244937214SPrabhakar Kushwaha {
183d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
18444937214SPrabhakar Kushwaha 	u8 reg5;
18544937214SPrabhakar Kushwaha 
18644937214SPrabhakar Kushwaha 	reg5 = QIXIS_READ(brdcfg[5]);
18744937214SPrabhakar Kushwaha 
18844937214SPrabhakar Kushwaha 	switch (ctrl_type) {
18944937214SPrabhakar Kushwaha 	case MUX_TYPE_SDHC:
19044937214SPrabhakar Kushwaha 		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
19144937214SPrabhakar Kushwaha 		break;
19244937214SPrabhakar Kushwaha 	case MUX_TYPE_DSPI:
19344937214SPrabhakar Kushwaha 		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
19444937214SPrabhakar Kushwaha 		break;
19544937214SPrabhakar Kushwaha 	default:
19644937214SPrabhakar Kushwaha 		printf("Wrong mux interface type\n");
19744937214SPrabhakar Kushwaha 		return -1;
19844937214SPrabhakar Kushwaha 	}
19944937214SPrabhakar Kushwaha 
20044937214SPrabhakar Kushwaha 	QIXIS_WRITE(brdcfg[5], reg5);
201d1418c15SPriyanka Jain #endif
20244937214SPrabhakar Kushwaha 	return 0;
20344937214SPrabhakar Kushwaha }
20444937214SPrabhakar Kushwaha 
board_init(void)20544937214SPrabhakar Kushwaha int board_init(void)
20644937214SPrabhakar Kushwaha {
207931e8751SYork Sun #ifdef CONFIG_FSL_MC_ENET
208abc7d0f7SShaohui Xie 	u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
209931e8751SYork Sun #endif
21044937214SPrabhakar Kushwaha 
21144937214SPrabhakar Kushwaha 	init_final_memctl_regs();
21244937214SPrabhakar Kushwaha 
21344937214SPrabhakar Kushwaha #ifdef CONFIG_ENV_IS_NOWHERE
21444937214SPrabhakar Kushwaha 	gd->env_addr = (ulong)&default_environment[0];
21544937214SPrabhakar Kushwaha #endif
21644937214SPrabhakar Kushwaha 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
21744937214SPrabhakar Kushwaha 
218d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
21944937214SPrabhakar Kushwaha 	QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
220d1418c15SPriyanka Jain #endif
22154ad7b5aSSantan Kumar #ifdef CONFIG_FSL_LS_PPA
22254ad7b5aSSantan Kumar 	ppa_init();
22354ad7b5aSSantan Kumar #endif
22454ad7b5aSSantan Kumar 
225931e8751SYork Sun #ifdef CONFIG_FSL_MC_ENET
226abc7d0f7SShaohui Xie 	/* invert AQR405 IRQ pins polarity */
227abc7d0f7SShaohui Xie 	out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
228931e8751SYork Sun #endif
229a8c6fd4eSUdit Agarwal #ifdef CONFIG_FSL_CAAM
230a8c6fd4eSUdit Agarwal 	sec_init();
231a8c6fd4eSUdit Agarwal #endif
232abc7d0f7SShaohui Xie 
23344937214SPrabhakar Kushwaha 	return 0;
23444937214SPrabhakar Kushwaha }
23544937214SPrabhakar Kushwaha 
board_early_init_f(void)23644937214SPrabhakar Kushwaha int board_early_init_f(void)
23744937214SPrabhakar Kushwaha {
2383049a583SPriyanka Jain #ifdef CONFIG_SYS_I2C_EARLY_INIT
2393049a583SPriyanka Jain 	i2c_early_init_f();
2403049a583SPriyanka Jain #endif
24144937214SPrabhakar Kushwaha 	fsl_lsch3_early_init_f();
24244937214SPrabhakar Kushwaha 	return 0;
24344937214SPrabhakar Kushwaha }
24444937214SPrabhakar Kushwaha 
misc_init_r(void)24544937214SPrabhakar Kushwaha int misc_init_r(void)
24644937214SPrabhakar Kushwaha {
247263536a6SSantan Kumar 	char *env_hwconfig;
248263536a6SSantan Kumar 	u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
249263536a6SSantan Kumar 	u32 val;
250263536a6SSantan Kumar 
251263536a6SSantan Kumar 	val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
252263536a6SSantan Kumar 
25300caae6dSSimon Glass 	env_hwconfig = env_get("hwconfig");
254263536a6SSantan Kumar 
255263536a6SSantan Kumar 	if (hwconfig_f("dspi", env_hwconfig) &&
256263536a6SSantan Kumar 	    DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
257263536a6SSantan Kumar 		config_board_mux(MUX_TYPE_DSPI);
258263536a6SSantan Kumar 	else
259263536a6SSantan Kumar 		config_board_mux(MUX_TYPE_SDHC);
260263536a6SSantan Kumar 
2613049a583SPriyanka Jain 	/*
2626cc914efSSantan Kumar 	 * LS2081ARDB RevF board has smart voltage translator
2635193405aSPriyanka Jain 	 * which needs to be programmed to enable high speed SD interface
2645193405aSPriyanka Jain 	 * by setting GPIO4_10 output to zero
2655193405aSPriyanka Jain 	 */
2666cc914efSSantan Kumar #ifdef CONFIG_TARGET_LS2081ARDB
2675193405aSPriyanka Jain 		out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
2685193405aSPriyanka Jain 					    in_le32(GPIO4_GPDIR_ADDR)));
2695193405aSPriyanka Jain 		out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
2705193405aSPriyanka Jain 					    in_le32(GPIO4_GPDAT_ADDR)));
2715193405aSPriyanka Jain #endif
27244937214SPrabhakar Kushwaha 	if (hwconfig("sdhc"))
27344937214SPrabhakar Kushwaha 		config_board_mux(MUX_TYPE_SDHC);
27444937214SPrabhakar Kushwaha 
275ed2530d0SRai Harninder 	if (adjust_vdd(0))
276ed2530d0SRai Harninder 		printf("Warning: Adjusting core voltage failed.\n");
277ed2530d0SRai Harninder 
27844937214SPrabhakar Kushwaha 	return 0;
27944937214SPrabhakar Kushwaha }
28044937214SPrabhakar Kushwaha 
detail_board_ddr_info(void)28144937214SPrabhakar Kushwaha void detail_board_ddr_info(void)
28244937214SPrabhakar Kushwaha {
28344937214SPrabhakar Kushwaha 	puts("\nDDR    ");
28444937214SPrabhakar Kushwaha 	print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
28544937214SPrabhakar Kushwaha 	print_ddr_info(0);
28644937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
2873c1d218aSYork Sun 	if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
28844937214SPrabhakar Kushwaha 		puts("\nDP-DDR ");
28944937214SPrabhakar Kushwaha 		print_size(gd->bd->bi_dram[2].size, "");
29044937214SPrabhakar Kushwaha 		print_ddr_info(CONFIG_DP_DDR_CTRL);
29144937214SPrabhakar Kushwaha 	}
29244937214SPrabhakar Kushwaha #endif
29344937214SPrabhakar Kushwaha }
29444937214SPrabhakar Kushwaha 
29544937214SPrabhakar Kushwaha #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)29644937214SPrabhakar Kushwaha int arch_misc_init(void)
29744937214SPrabhakar Kushwaha {
29844937214SPrabhakar Kushwaha 	return 0;
29944937214SPrabhakar Kushwaha }
30044937214SPrabhakar Kushwaha #endif
30144937214SPrabhakar Kushwaha 
30244937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET
fdt_fixup_board_enet(void * fdt)30344937214SPrabhakar Kushwaha void fdt_fixup_board_enet(void *fdt)
30444937214SPrabhakar Kushwaha {
30544937214SPrabhakar Kushwaha 	int offset;
30644937214SPrabhakar Kushwaha 
307e91f1decSStuart Yoder 	offset = fdt_path_offset(fdt, "/soc/fsl-mc");
30844937214SPrabhakar Kushwaha 
30944937214SPrabhakar Kushwaha 	if (offset < 0)
310e91f1decSStuart Yoder 		offset = fdt_path_offset(fdt, "/fsl-mc");
31144937214SPrabhakar Kushwaha 
31244937214SPrabhakar Kushwaha 	if (offset < 0) {
31344937214SPrabhakar Kushwaha 		printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
31444937214SPrabhakar Kushwaha 		       __func__, offset);
31544937214SPrabhakar Kushwaha 		return;
31644937214SPrabhakar Kushwaha 	}
31744937214SPrabhakar Kushwaha 
31844937214SPrabhakar Kushwaha 	if (get_mc_boot_status() == 0)
31944937214SPrabhakar Kushwaha 		fdt_status_okay(fdt, offset);
32044937214SPrabhakar Kushwaha 	else
32144937214SPrabhakar Kushwaha 		fdt_status_fail(fdt, offset);
32244937214SPrabhakar Kushwaha }
323b7b8410aSAlexander Graf 
board_quiesce_devices(void)324b7b8410aSAlexander Graf void board_quiesce_devices(void)
325b7b8410aSAlexander Graf {
326b7b8410aSAlexander Graf 	fsl_mc_ldpaa_exit(gd->bd);
327b7b8410aSAlexander Graf }
32844937214SPrabhakar Kushwaha #endif
32944937214SPrabhakar Kushwaha 
33044937214SPrabhakar Kushwaha #ifdef CONFIG_OF_BOARD_SETUP
fsl_fdt_fixup_flash(void * fdt)3317794d9abSSantan Kumar void fsl_fdt_fixup_flash(void *fdt)
3327794d9abSSantan Kumar {
3337794d9abSSantan Kumar 	int offset;
3347794d9abSSantan Kumar 
3357794d9abSSantan Kumar /*
3367794d9abSSantan Kumar  * IFC and QSPI are muxed on board.
3377794d9abSSantan Kumar  * So disable IFC node in dts if QSPI is enabled or
3387794d9abSSantan Kumar  * disable QSPI node in dts in case QSPI is not enabled.
3397794d9abSSantan Kumar  */
3407794d9abSSantan Kumar #ifdef CONFIG_FSL_QSPI
3417794d9abSSantan Kumar 	offset = fdt_path_offset(fdt, "/soc/ifc");
3427794d9abSSantan Kumar 
3437794d9abSSantan Kumar 	if (offset < 0)
3447794d9abSSantan Kumar 		offset = fdt_path_offset(fdt, "/ifc");
3457794d9abSSantan Kumar #else
3467794d9abSSantan Kumar 	offset = fdt_path_offset(fdt, "/soc/quadspi");
3477794d9abSSantan Kumar 
3487794d9abSSantan Kumar 	if (offset < 0)
3497794d9abSSantan Kumar 		offset = fdt_path_offset(fdt, "/quadspi");
3507794d9abSSantan Kumar #endif
3517794d9abSSantan Kumar 	if (offset < 0)
3527794d9abSSantan Kumar 		return;
3537794d9abSSantan Kumar 
3547794d9abSSantan Kumar 	fdt_status_disabled(fdt, offset);
3557794d9abSSantan Kumar }
3567794d9abSSantan Kumar 
ft_board_setup(void * blob,bd_t * bd)35744937214SPrabhakar Kushwaha int ft_board_setup(void *blob, bd_t *bd)
35844937214SPrabhakar Kushwaha {
35944937214SPrabhakar Kushwaha 	u64 base[CONFIG_NR_DRAM_BANKS];
36044937214SPrabhakar Kushwaha 	u64 size[CONFIG_NR_DRAM_BANKS];
36144937214SPrabhakar Kushwaha 
36244937214SPrabhakar Kushwaha 	ft_cpu_setup(blob, bd);
36344937214SPrabhakar Kushwaha 
36444937214SPrabhakar Kushwaha 	/* fixup DT for the two GPP DDR banks */
36544937214SPrabhakar Kushwaha 	base[0] = gd->bd->bi_dram[0].start;
36644937214SPrabhakar Kushwaha 	size[0] = gd->bd->bi_dram[0].size;
36744937214SPrabhakar Kushwaha 	base[1] = gd->bd->bi_dram[1].start;
36844937214SPrabhakar Kushwaha 	size[1] = gd->bd->bi_dram[1].size;
36944937214SPrabhakar Kushwaha 
37036cc0de0SYork Sun #ifdef CONFIG_RESV_RAM
37136cc0de0SYork Sun 	/* reduce size if reserved memory is within this bank */
37236cc0de0SYork Sun 	if (gd->arch.resv_ram >= base[0] &&
37336cc0de0SYork Sun 	    gd->arch.resv_ram < base[0] + size[0])
37436cc0de0SYork Sun 		size[0] = gd->arch.resv_ram - base[0];
37536cc0de0SYork Sun 	else if (gd->arch.resv_ram >= base[1] &&
37636cc0de0SYork Sun 		 gd->arch.resv_ram < base[1] + size[1])
37736cc0de0SYork Sun 		size[1] = gd->arch.resv_ram - base[1];
37836cc0de0SYork Sun #endif
37936cc0de0SYork Sun 
38044937214SPrabhakar Kushwaha 	fdt_fixup_memory_banks(blob, base, size, 2);
38144937214SPrabhakar Kushwaha 
382a5c289b9SSriram Dash 	fsl_fdt_fixup_dr_usb(blob, bd);
383ef53b8c4SSriram Dash 
3847794d9abSSantan Kumar 	fsl_fdt_fixup_flash(blob);
3857794d9abSSantan Kumar 
38644937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET
38744937214SPrabhakar Kushwaha 	fdt_fixup_board_enet(blob);
38844937214SPrabhakar Kushwaha #endif
38944937214SPrabhakar Kushwaha 
39044937214SPrabhakar Kushwaha 	return 0;
39144937214SPrabhakar Kushwaha }
39244937214SPrabhakar Kushwaha #endif
39344937214SPrabhakar Kushwaha 
qixis_dump_switch(void)39444937214SPrabhakar Kushwaha void qixis_dump_switch(void)
39544937214SPrabhakar Kushwaha {
396d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
39744937214SPrabhakar Kushwaha 	int i, nr_of_cfgsw;
39844937214SPrabhakar Kushwaha 
39944937214SPrabhakar Kushwaha 	QIXIS_WRITE(cms[0], 0x00);
40044937214SPrabhakar Kushwaha 	nr_of_cfgsw = QIXIS_READ(cms[1]);
40144937214SPrabhakar Kushwaha 
40244937214SPrabhakar Kushwaha 	puts("DIP switch settings dump:\n");
40344937214SPrabhakar Kushwaha 	for (i = 1; i <= nr_of_cfgsw; i++) {
40444937214SPrabhakar Kushwaha 		QIXIS_WRITE(cms[0], i);
40544937214SPrabhakar Kushwaha 		printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
40644937214SPrabhakar Kushwaha 	}
407d1418c15SPriyanka Jain #endif
40844937214SPrabhakar Kushwaha }
40944937214SPrabhakar Kushwaha 
41044937214SPrabhakar Kushwaha /*
41144937214SPrabhakar Kushwaha  * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
41244937214SPrabhakar Kushwaha  * Both slots has 0x54, resulting 2nd slot unusable.
41344937214SPrabhakar Kushwaha  */
update_spd_address(unsigned int ctrl_num,unsigned int slot,unsigned int * addr)41444937214SPrabhakar Kushwaha void update_spd_address(unsigned int ctrl_num,
41544937214SPrabhakar Kushwaha 			unsigned int slot,
41644937214SPrabhakar Kushwaha 			unsigned int *addr)
41744937214SPrabhakar Kushwaha {
4183049a583SPriyanka Jain #ifndef CONFIG_TARGET_LS2081ARDB
419d1418c15SPriyanka Jain #ifdef CONFIG_FSL_QIXIS
42044937214SPrabhakar Kushwaha 	u8 sw;
42144937214SPrabhakar Kushwaha 
42244937214SPrabhakar Kushwaha 	sw = QIXIS_READ(arch);
42344937214SPrabhakar Kushwaha 	if ((sw & 0xf) < 0x3) {
42444937214SPrabhakar Kushwaha 		if (ctrl_num == 1 && slot == 0)
42544937214SPrabhakar Kushwaha 			*addr = SPD_EEPROM_ADDRESS4;
42644937214SPrabhakar Kushwaha 		else if (ctrl_num == 1 && slot == 1)
42744937214SPrabhakar Kushwaha 			*addr = SPD_EEPROM_ADDRESS3;
42844937214SPrabhakar Kushwaha 	}
429d1418c15SPriyanka Jain #endif
4303049a583SPriyanka Jain #endif
43144937214SPrabhakar Kushwaha }
432