144937214SPrabhakar Kushwaha /*
244937214SPrabhakar Kushwaha * Copyright 2015 Freescale Semiconductor
344937214SPrabhakar Kushwaha *
444937214SPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+
544937214SPrabhakar Kushwaha */
644937214SPrabhakar Kushwaha #include <common.h>
744937214SPrabhakar Kushwaha #include <malloc.h>
844937214SPrabhakar Kushwaha #include <errno.h>
944937214SPrabhakar Kushwaha #include <netdev.h>
1044937214SPrabhakar Kushwaha #include <fsl_ifc.h>
1144937214SPrabhakar Kushwaha #include <fsl_ddr.h>
1244937214SPrabhakar Kushwaha #include <asm/io.h>
1344937214SPrabhakar Kushwaha #include <fdt_support.h>
14*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
1544937214SPrabhakar Kushwaha #include <fsl-mc/fsl_mc.h>
1644937214SPrabhakar Kushwaha #include <environment.h>
1744937214SPrabhakar Kushwaha #include <i2c.h>
1844937214SPrabhakar Kushwaha #include <rtc.h>
1944937214SPrabhakar Kushwaha #include <asm/arch/soc.h>
2044937214SPrabhakar Kushwaha #include <hwconfig.h>
21fcfdb6d5SSaksham Jain #include <fsl_sec.h>
2254ad7b5aSSantan Kumar #include <asm/arch/ppa.h>
2354ad7b5aSSantan Kumar
2444937214SPrabhakar Kushwaha
2544937214SPrabhakar Kushwaha #include "../common/qixis.h"
2644937214SPrabhakar Kushwaha #include "ls2080aqds_qixis.h"
2735cc100bSPriyanka Jain #include "../common/vid.h"
2844937214SPrabhakar Kushwaha
2944937214SPrabhakar Kushwaha #define PIN_MUX_SEL_SDHC 0x00
3044937214SPrabhakar Kushwaha #define PIN_MUX_SEL_DSPI 0x0a
31916d9f09SYuan Yao #define SCFG_QSPICLKCTRL_DIV_20 (5 << 27)
3244937214SPrabhakar Kushwaha
3344937214SPrabhakar Kushwaha #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
3444937214SPrabhakar Kushwaha
3544937214SPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
3644937214SPrabhakar Kushwaha
3744937214SPrabhakar Kushwaha enum {
3844937214SPrabhakar Kushwaha MUX_TYPE_SDHC,
3944937214SPrabhakar Kushwaha MUX_TYPE_DSPI,
4044937214SPrabhakar Kushwaha };
4144937214SPrabhakar Kushwaha
get_qixis_addr(void)4244937214SPrabhakar Kushwaha unsigned long long get_qixis_addr(void)
4344937214SPrabhakar Kushwaha {
4444937214SPrabhakar Kushwaha unsigned long long addr;
4544937214SPrabhakar Kushwaha
4644937214SPrabhakar Kushwaha if (gd->flags & GD_FLG_RELOC)
4744937214SPrabhakar Kushwaha addr = QIXIS_BASE_PHYS;
4844937214SPrabhakar Kushwaha else
4944937214SPrabhakar Kushwaha addr = QIXIS_BASE_PHYS_EARLY;
5044937214SPrabhakar Kushwaha
5144937214SPrabhakar Kushwaha /*
5244937214SPrabhakar Kushwaha * IFC address under 256MB is mapped to 0x30000000, any address above
5344937214SPrabhakar Kushwaha * is mapped to 0x5_10000000 up to 4GB.
5444937214SPrabhakar Kushwaha */
5544937214SPrabhakar Kushwaha addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
5644937214SPrabhakar Kushwaha
5744937214SPrabhakar Kushwaha return addr;
5844937214SPrabhakar Kushwaha }
5944937214SPrabhakar Kushwaha
checkboard(void)6044937214SPrabhakar Kushwaha int checkboard(void)
6144937214SPrabhakar Kushwaha {
6244937214SPrabhakar Kushwaha char buf[64];
6344937214SPrabhakar Kushwaha u8 sw;
6444937214SPrabhakar Kushwaha static const char *const freq[] = {"100", "125", "156.25",
6544937214SPrabhakar Kushwaha "100 separate SSCG"};
6644937214SPrabhakar Kushwaha int clock;
6744937214SPrabhakar Kushwaha
6844937214SPrabhakar Kushwaha cpu_name(buf);
6944937214SPrabhakar Kushwaha printf("Board: %s-QDS, ", buf);
7044937214SPrabhakar Kushwaha
7144937214SPrabhakar Kushwaha sw = QIXIS_READ(arch);
7244937214SPrabhakar Kushwaha printf("Board Arch: V%d, ", sw >> 4);
7344937214SPrabhakar Kushwaha printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
7444937214SPrabhakar Kushwaha
7544937214SPrabhakar Kushwaha memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
7644937214SPrabhakar Kushwaha
7744937214SPrabhakar Kushwaha sw = QIXIS_READ(brdcfg[0]);
7844937214SPrabhakar Kushwaha sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
7944937214SPrabhakar Kushwaha
8044937214SPrabhakar Kushwaha if (sw < 0x8)
8144937214SPrabhakar Kushwaha printf("vBank: %d\n", sw);
8244937214SPrabhakar Kushwaha else if (sw == 0x8)
8344937214SPrabhakar Kushwaha puts("PromJet\n");
8444937214SPrabhakar Kushwaha else if (sw == 0x9)
8544937214SPrabhakar Kushwaha puts("NAND\n");
86a646f669SYuan Yao else if (sw == 0xf)
87a646f669SYuan Yao puts("QSPI\n");
8844937214SPrabhakar Kushwaha else if (sw == 0x15)
8944937214SPrabhakar Kushwaha printf("IFCCard\n");
9044937214SPrabhakar Kushwaha else
9144937214SPrabhakar Kushwaha printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
9244937214SPrabhakar Kushwaha
9344937214SPrabhakar Kushwaha printf("FPGA: v%d (%s), build %d",
9444937214SPrabhakar Kushwaha (int)QIXIS_READ(scver), qixis_read_tag(buf),
9544937214SPrabhakar Kushwaha (int)qixis_read_minor());
9644937214SPrabhakar Kushwaha /* the timestamp string contains "\n" at the end */
9744937214SPrabhakar Kushwaha printf(" on %s", qixis_read_time(buf));
9844937214SPrabhakar Kushwaha
9944937214SPrabhakar Kushwaha /*
10044937214SPrabhakar Kushwaha * Display the actual SERDES reference clocks as configured by the
10144937214SPrabhakar Kushwaha * dip switches on the board. Note that the SWx registers could
10244937214SPrabhakar Kushwaha * technically be set to force the reference clocks to match the
10344937214SPrabhakar Kushwaha * values that the SERDES expects (or vice versa). For now, however,
10444937214SPrabhakar Kushwaha * we just display both values and hope the user notices when they
10544937214SPrabhakar Kushwaha * don't match.
10644937214SPrabhakar Kushwaha */
10744937214SPrabhakar Kushwaha puts("SERDES1 Reference : ");
10844937214SPrabhakar Kushwaha sw = QIXIS_READ(brdcfg[2]);
10944937214SPrabhakar Kushwaha clock = (sw >> 6) & 3;
11044937214SPrabhakar Kushwaha printf("Clock1 = %sMHz ", freq[clock]);
11144937214SPrabhakar Kushwaha clock = (sw >> 4) & 3;
11244937214SPrabhakar Kushwaha printf("Clock2 = %sMHz", freq[clock]);
11344937214SPrabhakar Kushwaha
11444937214SPrabhakar Kushwaha puts("\nSERDES2 Reference : ");
11544937214SPrabhakar Kushwaha clock = (sw >> 2) & 3;
11644937214SPrabhakar Kushwaha printf("Clock1 = %sMHz ", freq[clock]);
11744937214SPrabhakar Kushwaha clock = (sw >> 0) & 3;
11844937214SPrabhakar Kushwaha printf("Clock2 = %sMHz\n", freq[clock]);
11944937214SPrabhakar Kushwaha
12044937214SPrabhakar Kushwaha return 0;
12144937214SPrabhakar Kushwaha }
12244937214SPrabhakar Kushwaha
get_board_sys_clk(void)12344937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void)
12444937214SPrabhakar Kushwaha {
12544937214SPrabhakar Kushwaha u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
12644937214SPrabhakar Kushwaha
12744937214SPrabhakar Kushwaha switch (sysclk_conf & 0x0F) {
12844937214SPrabhakar Kushwaha case QIXIS_SYSCLK_83:
12944937214SPrabhakar Kushwaha return 83333333;
13044937214SPrabhakar Kushwaha case QIXIS_SYSCLK_100:
13144937214SPrabhakar Kushwaha return 100000000;
13244937214SPrabhakar Kushwaha case QIXIS_SYSCLK_125:
13344937214SPrabhakar Kushwaha return 125000000;
13444937214SPrabhakar Kushwaha case QIXIS_SYSCLK_133:
13544937214SPrabhakar Kushwaha return 133333333;
13644937214SPrabhakar Kushwaha case QIXIS_SYSCLK_150:
13744937214SPrabhakar Kushwaha return 150000000;
13844937214SPrabhakar Kushwaha case QIXIS_SYSCLK_160:
13944937214SPrabhakar Kushwaha return 160000000;
14044937214SPrabhakar Kushwaha case QIXIS_SYSCLK_166:
14144937214SPrabhakar Kushwaha return 166666666;
14244937214SPrabhakar Kushwaha }
14344937214SPrabhakar Kushwaha return 66666666;
14444937214SPrabhakar Kushwaha }
14544937214SPrabhakar Kushwaha
get_board_ddr_clk(void)14644937214SPrabhakar Kushwaha unsigned long get_board_ddr_clk(void)
14744937214SPrabhakar Kushwaha {
14844937214SPrabhakar Kushwaha u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
14944937214SPrabhakar Kushwaha
15044937214SPrabhakar Kushwaha switch ((ddrclk_conf & 0x30) >> 4) {
15144937214SPrabhakar Kushwaha case QIXIS_DDRCLK_100:
15244937214SPrabhakar Kushwaha return 100000000;
15344937214SPrabhakar Kushwaha case QIXIS_DDRCLK_125:
15444937214SPrabhakar Kushwaha return 125000000;
15544937214SPrabhakar Kushwaha case QIXIS_DDRCLK_133:
15644937214SPrabhakar Kushwaha return 133333333;
15744937214SPrabhakar Kushwaha }
15844937214SPrabhakar Kushwaha return 66666666;
15944937214SPrabhakar Kushwaha }
16044937214SPrabhakar Kushwaha
select_i2c_ch_pca9547(u8 ch)16144937214SPrabhakar Kushwaha int select_i2c_ch_pca9547(u8 ch)
16244937214SPrabhakar Kushwaha {
16344937214SPrabhakar Kushwaha int ret;
16444937214SPrabhakar Kushwaha
16544937214SPrabhakar Kushwaha ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
16644937214SPrabhakar Kushwaha if (ret) {
16744937214SPrabhakar Kushwaha puts("PCA: failed to select proper channel\n");
16844937214SPrabhakar Kushwaha return ret;
16944937214SPrabhakar Kushwaha }
17044937214SPrabhakar Kushwaha
17144937214SPrabhakar Kushwaha return 0;
17244937214SPrabhakar Kushwaha }
17344937214SPrabhakar Kushwaha
config_board_mux(int ctrl_type)17444937214SPrabhakar Kushwaha int config_board_mux(int ctrl_type)
17544937214SPrabhakar Kushwaha {
17644937214SPrabhakar Kushwaha u8 reg5;
17744937214SPrabhakar Kushwaha
17844937214SPrabhakar Kushwaha reg5 = QIXIS_READ(brdcfg[5]);
17944937214SPrabhakar Kushwaha
18044937214SPrabhakar Kushwaha switch (ctrl_type) {
18144937214SPrabhakar Kushwaha case MUX_TYPE_SDHC:
18244937214SPrabhakar Kushwaha reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
18344937214SPrabhakar Kushwaha break;
18444937214SPrabhakar Kushwaha case MUX_TYPE_DSPI:
18544937214SPrabhakar Kushwaha reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
18644937214SPrabhakar Kushwaha break;
18744937214SPrabhakar Kushwaha default:
18844937214SPrabhakar Kushwaha printf("Wrong mux interface type\n");
18944937214SPrabhakar Kushwaha return -1;
19044937214SPrabhakar Kushwaha }
19144937214SPrabhakar Kushwaha
19244937214SPrabhakar Kushwaha QIXIS_WRITE(brdcfg[5], reg5);
19344937214SPrabhakar Kushwaha
19444937214SPrabhakar Kushwaha return 0;
19544937214SPrabhakar Kushwaha }
19644937214SPrabhakar Kushwaha
board_init(void)19744937214SPrabhakar Kushwaha int board_init(void)
19844937214SPrabhakar Kushwaha {
19944937214SPrabhakar Kushwaha char *env_hwconfig;
20044937214SPrabhakar Kushwaha u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
20144937214SPrabhakar Kushwaha u32 val;
20244937214SPrabhakar Kushwaha
20344937214SPrabhakar Kushwaha init_final_memctl_regs();
20444937214SPrabhakar Kushwaha
20544937214SPrabhakar Kushwaha val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
20644937214SPrabhakar Kushwaha
20700caae6dSSimon Glass env_hwconfig = env_get("hwconfig");
20844937214SPrabhakar Kushwaha
20944937214SPrabhakar Kushwaha if (hwconfig_f("dspi", env_hwconfig) &&
21044937214SPrabhakar Kushwaha DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
21144937214SPrabhakar Kushwaha config_board_mux(MUX_TYPE_DSPI);
21244937214SPrabhakar Kushwaha else
21344937214SPrabhakar Kushwaha config_board_mux(MUX_TYPE_SDHC);
21444937214SPrabhakar Kushwaha
215453418f2SYuan Yao #if defined(CONFIG_NAND) && defined(CONFIG_FSL_QSPI)
216453418f2SYuan Yao val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
217453418f2SYuan Yao
218453418f2SYuan Yao if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
219453418f2SYuan Yao QIXIS_WRITE(brdcfg[9],
220453418f2SYuan Yao (QIXIS_READ(brdcfg[9]) & 0xf8) |
221453418f2SYuan Yao FSL_QIXIS_BRDCFG9_QSPI);
222453418f2SYuan Yao #endif
223453418f2SYuan Yao
22444937214SPrabhakar Kushwaha #ifdef CONFIG_ENV_IS_NOWHERE
22544937214SPrabhakar Kushwaha gd->env_addr = (ulong)&default_environment[0];
22644937214SPrabhakar Kushwaha #endif
22744937214SPrabhakar Kushwaha select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
22844937214SPrabhakar Kushwaha rtc_enable_32khz_output();
22954ad7b5aSSantan Kumar
23054ad7b5aSSantan Kumar #ifdef CONFIG_FSL_LS_PPA
23154ad7b5aSSantan Kumar ppa_init();
23254ad7b5aSSantan Kumar #endif
23354ad7b5aSSantan Kumar
234a8c6fd4eSUdit Agarwal #ifdef CONFIG_FSL_CAAM
235a8c6fd4eSUdit Agarwal sec_init();
236a8c6fd4eSUdit Agarwal #endif
23744937214SPrabhakar Kushwaha
23844937214SPrabhakar Kushwaha return 0;
23944937214SPrabhakar Kushwaha }
24044937214SPrabhakar Kushwaha
board_early_init_f(void)24144937214SPrabhakar Kushwaha int board_early_init_f(void)
24244937214SPrabhakar Kushwaha {
2438c77ef85SYuan Yao #ifdef CONFIG_SYS_I2C_EARLY_INIT
2448c77ef85SYuan Yao i2c_early_init_f();
2458c77ef85SYuan Yao #endif
24644937214SPrabhakar Kushwaha fsl_lsch3_early_init_f();
247916d9f09SYuan Yao #ifdef CONFIG_FSL_QSPI
248916d9f09SYuan Yao /* input clk: 1/2 platform clk, output: input/20 */
249916d9f09SYuan Yao out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20);
250916d9f09SYuan Yao #endif
25144937214SPrabhakar Kushwaha return 0;
25244937214SPrabhakar Kushwaha }
25344937214SPrabhakar Kushwaha
misc_init_r(void)25435cc100bSPriyanka Jain int misc_init_r(void)
25535cc100bSPriyanka Jain {
25635cc100bSPriyanka Jain if (adjust_vdd(0))
25735cc100bSPriyanka Jain printf("Warning: Adjusting core voltage failed.\n");
25835cc100bSPriyanka Jain
25935cc100bSPriyanka Jain return 0;
26035cc100bSPriyanka Jain }
26135cc100bSPriyanka Jain
detail_board_ddr_info(void)26244937214SPrabhakar Kushwaha void detail_board_ddr_info(void)
26344937214SPrabhakar Kushwaha {
26444937214SPrabhakar Kushwaha puts("\nDDR ");
26544937214SPrabhakar Kushwaha print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
26644937214SPrabhakar Kushwaha print_ddr_info(0);
26744937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
2683c1d218aSYork Sun if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
26944937214SPrabhakar Kushwaha puts("\nDP-DDR ");
27044937214SPrabhakar Kushwaha print_size(gd->bd->bi_dram[2].size, "");
27144937214SPrabhakar Kushwaha print_ddr_info(CONFIG_DP_DDR_CTRL);
27244937214SPrabhakar Kushwaha }
27344937214SPrabhakar Kushwaha #endif
27444937214SPrabhakar Kushwaha }
27544937214SPrabhakar Kushwaha
27644937214SPrabhakar Kushwaha #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)27744937214SPrabhakar Kushwaha int arch_misc_init(void)
27844937214SPrabhakar Kushwaha {
27944937214SPrabhakar Kushwaha return 0;
28044937214SPrabhakar Kushwaha }
28144937214SPrabhakar Kushwaha #endif
28244937214SPrabhakar Kushwaha
2831f55a938SSantan Kumar #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
fdt_fixup_board_enet(void * fdt)28444937214SPrabhakar Kushwaha void fdt_fixup_board_enet(void *fdt)
28544937214SPrabhakar Kushwaha {
28644937214SPrabhakar Kushwaha int offset;
28744937214SPrabhakar Kushwaha
288e91f1decSStuart Yoder offset = fdt_path_offset(fdt, "/soc/fsl-mc");
28944937214SPrabhakar Kushwaha
29044937214SPrabhakar Kushwaha if (offset < 0)
291e91f1decSStuart Yoder offset = fdt_path_offset(fdt, "/fsl-mc");
29244937214SPrabhakar Kushwaha
29344937214SPrabhakar Kushwaha if (offset < 0) {
29444937214SPrabhakar Kushwaha printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
29544937214SPrabhakar Kushwaha __func__, offset);
29644937214SPrabhakar Kushwaha return;
29744937214SPrabhakar Kushwaha }
29844937214SPrabhakar Kushwaha
29944937214SPrabhakar Kushwaha if (get_mc_boot_status() == 0)
30044937214SPrabhakar Kushwaha fdt_status_okay(fdt, offset);
30144937214SPrabhakar Kushwaha else
30244937214SPrabhakar Kushwaha fdt_status_fail(fdt, offset);
30344937214SPrabhakar Kushwaha }
304b7b8410aSAlexander Graf
board_quiesce_devices(void)305b7b8410aSAlexander Graf void board_quiesce_devices(void)
306b7b8410aSAlexander Graf {
307b7b8410aSAlexander Graf fsl_mc_ldpaa_exit(gd->bd);
308b7b8410aSAlexander Graf }
30944937214SPrabhakar Kushwaha #endif
31044937214SPrabhakar Kushwaha
31144937214SPrabhakar Kushwaha #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)31244937214SPrabhakar Kushwaha int ft_board_setup(void *blob, bd_t *bd)
31344937214SPrabhakar Kushwaha {
31444937214SPrabhakar Kushwaha u64 base[CONFIG_NR_DRAM_BANKS];
31544937214SPrabhakar Kushwaha u64 size[CONFIG_NR_DRAM_BANKS];
31644937214SPrabhakar Kushwaha
31744937214SPrabhakar Kushwaha ft_cpu_setup(blob, bd);
31844937214SPrabhakar Kushwaha
31944937214SPrabhakar Kushwaha /* fixup DT for the two GPP DDR banks */
32044937214SPrabhakar Kushwaha base[0] = gd->bd->bi_dram[0].start;
32144937214SPrabhakar Kushwaha size[0] = gd->bd->bi_dram[0].size;
32244937214SPrabhakar Kushwaha base[1] = gd->bd->bi_dram[1].start;
32344937214SPrabhakar Kushwaha size[1] = gd->bd->bi_dram[1].size;
32444937214SPrabhakar Kushwaha
32536cc0de0SYork Sun #ifdef CONFIG_RESV_RAM
32636cc0de0SYork Sun /* reduce size if reserved memory is within this bank */
32736cc0de0SYork Sun if (gd->arch.resv_ram >= base[0] &&
32836cc0de0SYork Sun gd->arch.resv_ram < base[0] + size[0])
32936cc0de0SYork Sun size[0] = gd->arch.resv_ram - base[0];
33036cc0de0SYork Sun else if (gd->arch.resv_ram >= base[1] &&
33136cc0de0SYork Sun gd->arch.resv_ram < base[1] + size[1])
33236cc0de0SYork Sun size[1] = gd->arch.resv_ram - base[1];
33336cc0de0SYork Sun #endif
33436cc0de0SYork Sun
33544937214SPrabhakar Kushwaha fdt_fixup_memory_banks(blob, base, size, 2);
33644937214SPrabhakar Kushwaha
337a5c289b9SSriram Dash fsl_fdt_fixup_dr_usb(blob, bd);
338ef53b8c4SSriram Dash
3391f55a938SSantan Kumar #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
34044937214SPrabhakar Kushwaha fdt_fixup_board_enet(blob);
34144937214SPrabhakar Kushwaha #endif
34244937214SPrabhakar Kushwaha
34344937214SPrabhakar Kushwaha return 0;
34444937214SPrabhakar Kushwaha }
34544937214SPrabhakar Kushwaha #endif
34644937214SPrabhakar Kushwaha
qixis_dump_switch(void)34744937214SPrabhakar Kushwaha void qixis_dump_switch(void)
34844937214SPrabhakar Kushwaha {
34944937214SPrabhakar Kushwaha int i, nr_of_cfgsw;
35044937214SPrabhakar Kushwaha
35144937214SPrabhakar Kushwaha QIXIS_WRITE(cms[0], 0x00);
35244937214SPrabhakar Kushwaha nr_of_cfgsw = QIXIS_READ(cms[1]);
35344937214SPrabhakar Kushwaha
35444937214SPrabhakar Kushwaha puts("DIP switch settings dump:\n");
35544937214SPrabhakar Kushwaha for (i = 1; i <= nr_of_cfgsw; i++) {
35644937214SPrabhakar Kushwaha QIXIS_WRITE(cms[0], i);
35744937214SPrabhakar Kushwaha printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
35844937214SPrabhakar Kushwaha }
35944937214SPrabhakar Kushwaha }
360