1dd02936fSMingkai Hu /*
2dd02936fSMingkai Hu * Copyright 2016 Freescale Semiconductor, Inc.
3dd02936fSMingkai Hu *
4dd02936fSMingkai Hu * SPDX-License-Identifier: GPL-2.0+
5dd02936fSMingkai Hu */
6dd02936fSMingkai Hu
7dd02936fSMingkai Hu #include <common.h>
8dd02936fSMingkai Hu #include <fsl_ddr_sdram.h>
9dd02936fSMingkai Hu #include <fsl_ddr_dimm_params.h>
10dd02936fSMingkai Hu #include "ddr.h"
11dd02936fSMingkai Hu #ifdef CONFIG_FSL_DEEP_SLEEP
12dd02936fSMingkai Hu #include <fsl_sleep.h>
13dd02936fSMingkai Hu #endif
14*6e2941d7SSimon Glass #include <asm/arch/clock.h>
15dd02936fSMingkai Hu
16dd02936fSMingkai Hu DECLARE_GLOBAL_DATA_PTR;
17dd02936fSMingkai Hu
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)18dd02936fSMingkai Hu void fsl_ddr_board_options(memctl_options_t *popts,
19dd02936fSMingkai Hu dimm_params_t *pdimm,
20dd02936fSMingkai Hu unsigned int ctrl_num)
21dd02936fSMingkai Hu {
22dd02936fSMingkai Hu const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23dd02936fSMingkai Hu ulong ddr_freq;
24dd02936fSMingkai Hu
25dd02936fSMingkai Hu if (ctrl_num > 1) {
26dd02936fSMingkai Hu printf("Not supported controller number %d\n", ctrl_num);
27dd02936fSMingkai Hu return;
28dd02936fSMingkai Hu }
29dd02936fSMingkai Hu if (!pdimm->n_ranks)
30dd02936fSMingkai Hu return;
31dd02936fSMingkai Hu
32dd02936fSMingkai Hu pbsp = udimms[0];
33dd02936fSMingkai Hu
34dd02936fSMingkai Hu /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
35dd02936fSMingkai Hu * freqency and n_banks specified in board_specific_parameters table.
36dd02936fSMingkai Hu */
37dd02936fSMingkai Hu ddr_freq = get_ddr_freq(0) / 1000000;
38dd02936fSMingkai Hu while (pbsp->datarate_mhz_high) {
39dd02936fSMingkai Hu if (pbsp->n_ranks == pdimm->n_ranks) {
40dd02936fSMingkai Hu if (ddr_freq <= pbsp->datarate_mhz_high) {
41dd02936fSMingkai Hu popts->clk_adjust = pbsp->clk_adjust;
42dd02936fSMingkai Hu popts->wrlvl_start = pbsp->wrlvl_start;
43dd02936fSMingkai Hu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
44dd02936fSMingkai Hu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
45dd02936fSMingkai Hu goto found;
46dd02936fSMingkai Hu }
47dd02936fSMingkai Hu pbsp_highest = pbsp;
48dd02936fSMingkai Hu }
49dd02936fSMingkai Hu pbsp++;
50dd02936fSMingkai Hu }
51dd02936fSMingkai Hu
52dd02936fSMingkai Hu if (pbsp_highest) {
53dd02936fSMingkai Hu printf("Error: board specific timing not found for %lu MT/s\n",
54dd02936fSMingkai Hu ddr_freq);
55dd02936fSMingkai Hu printf("Trying to use the highest speed (%u) parameters\n",
56dd02936fSMingkai Hu pbsp_highest->datarate_mhz_high);
57dd02936fSMingkai Hu popts->clk_adjust = pbsp_highest->clk_adjust;
58dd02936fSMingkai Hu popts->wrlvl_start = pbsp_highest->wrlvl_start;
59dd02936fSMingkai Hu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
60dd02936fSMingkai Hu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
61dd02936fSMingkai Hu } else {
62dd02936fSMingkai Hu panic("DIMM is not supported by this board");
63dd02936fSMingkai Hu }
64dd02936fSMingkai Hu found:
65dd02936fSMingkai Hu debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
66dd02936fSMingkai Hu pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
67dd02936fSMingkai Hu
68dd02936fSMingkai Hu popts->data_bus_width = 0; /* 64-bit data bus */
69dd02936fSMingkai Hu popts->otf_burst_chop_en = 0;
70dd02936fSMingkai Hu popts->burst_length = DDR_BL8;
71dd02936fSMingkai Hu popts->bstopre = 0; /* enable auto precharge */
72dd02936fSMingkai Hu
73dd02936fSMingkai Hu /*
74dd02936fSMingkai Hu * Factors to consider for half-strength driver enable:
75dd02936fSMingkai Hu * - number of DIMMs installed
76dd02936fSMingkai Hu */
77dd02936fSMingkai Hu popts->half_strength_driver_enable = 0;
78dd02936fSMingkai Hu /*
79dd02936fSMingkai Hu * Write leveling override
80dd02936fSMingkai Hu */
81dd02936fSMingkai Hu popts->wrlvl_override = 1;
82dd02936fSMingkai Hu popts->wrlvl_sample = 0xf;
83dd02936fSMingkai Hu
84dd02936fSMingkai Hu /*
85dd02936fSMingkai Hu * Rtt and Rtt_WR override
86dd02936fSMingkai Hu */
87dd02936fSMingkai Hu popts->rtt_override = 0;
88dd02936fSMingkai Hu
89dd02936fSMingkai Hu /* Enable ZQ calibration */
90dd02936fSMingkai Hu popts->zq_en = 1;
91dd02936fSMingkai Hu
92dd02936fSMingkai Hu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
93dd02936fSMingkai Hu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
94dd02936fSMingkai Hu DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
9590101386SShengzhou Liu
9690101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
9790101386SShengzhou Liu popts->cpo_sample = 0x70;
98dd02936fSMingkai Hu }
99dd02936fSMingkai Hu
fsl_initdram(void)1003eace37eSSimon Glass int fsl_initdram(void)
101dd02936fSMingkai Hu {
102dd02936fSMingkai Hu phys_size_t dram_size;
103dd02936fSMingkai Hu
104dd02936fSMingkai Hu #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
105fedebf0dSYork Sun gd->ram_size = fsl_ddr_sdram_size();
106fedebf0dSYork Sun
107fedebf0dSYork Sun return 0;
108dd02936fSMingkai Hu #else
109dd02936fSMingkai Hu puts("Initializing DDR....using SPD\n");
110dd02936fSMingkai Hu
111dd02936fSMingkai Hu dram_size = fsl_ddr_sdram();
112dd02936fSMingkai Hu #endif
113dd02936fSMingkai Hu
114dd02936fSMingkai Hu erratum_a008850_post();
115dd02936fSMingkai Hu
116088454cdSSimon Glass gd->ram_size = dram_size;
117088454cdSSimon Glass
118088454cdSSimon Glass return 0;
119dd02936fSMingkai Hu }
120