xref: /rk3399_rockchip-uboot/board/freescale/ls1046aqds/ddr.c (revision 6e2941d787819ae1221d7f8295fa67d2ba94a913)
1126fe70dSShaohui Xie /*
2126fe70dSShaohui Xie  * Copyright 2016 Freescale Semiconductor, Inc.
3126fe70dSShaohui Xie  *
4126fe70dSShaohui Xie  * SPDX-License-Identifier:	GPL-2.0+
5126fe70dSShaohui Xie  */
6126fe70dSShaohui Xie 
7126fe70dSShaohui Xie #include <common.h>
8126fe70dSShaohui Xie #include <fsl_ddr_sdram.h>
9126fe70dSShaohui Xie #include <fsl_ddr_dimm_params.h>
10126fe70dSShaohui Xie #ifdef CONFIG_FSL_DEEP_SLEEP
11126fe70dSShaohui Xie #include <fsl_sleep.h>
12126fe70dSShaohui Xie #endif
13*6e2941d7SSimon Glass #include <asm/arch/clock.h>
14126fe70dSShaohui Xie #include "ddr.h"
15126fe70dSShaohui Xie 
16126fe70dSShaohui Xie DECLARE_GLOBAL_DATA_PTR;
17126fe70dSShaohui Xie 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)18126fe70dSShaohui Xie void fsl_ddr_board_options(memctl_options_t *popts,
19126fe70dSShaohui Xie 			   dimm_params_t *pdimm,
20126fe70dSShaohui Xie 			   unsigned int ctrl_num)
21126fe70dSShaohui Xie {
22126fe70dSShaohui Xie 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23126fe70dSShaohui Xie 	ulong ddr_freq;
24126fe70dSShaohui Xie 
25126fe70dSShaohui Xie 	if (ctrl_num > 3) {
26126fe70dSShaohui Xie 		printf("Not supported controller number %d\n", ctrl_num);
27126fe70dSShaohui Xie 		return;
28126fe70dSShaohui Xie 	}
29126fe70dSShaohui Xie 	if (!pdimm->n_ranks)
30126fe70dSShaohui Xie 		return;
31126fe70dSShaohui Xie 
32126fe70dSShaohui Xie 	pbsp = udimms[0];
33126fe70dSShaohui Xie 
34126fe70dSShaohui Xie 	/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
35126fe70dSShaohui Xie 	 * freqency and n_banks specified in board_specific_parameters table.
36126fe70dSShaohui Xie 	 */
37126fe70dSShaohui Xie 	ddr_freq = get_ddr_freq(0) / 1000000;
38126fe70dSShaohui Xie 	while (pbsp->datarate_mhz_high) {
39126fe70dSShaohui Xie 		if (pbsp->n_ranks == pdimm->n_ranks) {
40126fe70dSShaohui Xie 			if (ddr_freq <= pbsp->datarate_mhz_high) {
41126fe70dSShaohui Xie 				popts->clk_adjust = pbsp->clk_adjust;
42126fe70dSShaohui Xie 				popts->wrlvl_start = pbsp->wrlvl_start;
43126fe70dSShaohui Xie 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
44126fe70dSShaohui Xie 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
45126fe70dSShaohui Xie 				goto found;
46126fe70dSShaohui Xie 			}
47126fe70dSShaohui Xie 			pbsp_highest = pbsp;
48126fe70dSShaohui Xie 		}
49126fe70dSShaohui Xie 		pbsp++;
50126fe70dSShaohui Xie 	}
51126fe70dSShaohui Xie 
52126fe70dSShaohui Xie 	if (pbsp_highest) {
53126fe70dSShaohui Xie 		printf("Error: board specific timing not found for %lu MT/s\n",
54126fe70dSShaohui Xie 		       ddr_freq);
55126fe70dSShaohui Xie 		printf("Trying to use the highest speed (%u) parameters\n",
56126fe70dSShaohui Xie 		       pbsp_highest->datarate_mhz_high);
57126fe70dSShaohui Xie 		popts->clk_adjust = pbsp_highest->clk_adjust;
58126fe70dSShaohui Xie 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
59126fe70dSShaohui Xie 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
60126fe70dSShaohui Xie 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
61126fe70dSShaohui Xie 	} else {
62126fe70dSShaohui Xie 		panic("DIMM is not supported by this board");
63126fe70dSShaohui Xie 	}
64126fe70dSShaohui Xie found:
65126fe70dSShaohui Xie 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
66126fe70dSShaohui Xie 	      pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
67126fe70dSShaohui Xie 
68126fe70dSShaohui Xie 	popts->data_bus_width = 0;      /* 64b data bus */
69126fe70dSShaohui Xie 	popts->otf_burst_chop_en = 0;
70126fe70dSShaohui Xie 	popts->burst_length = DDR_BL8;
71126fe70dSShaohui Xie 	popts->bstopre = 0;		/* enable auto precharge */
72126fe70dSShaohui Xie 
73126fe70dSShaohui Xie 	popts->half_strength_driver_enable = 0;
74126fe70dSShaohui Xie 	/*
75126fe70dSShaohui Xie 	 * Write leveling override
76126fe70dSShaohui Xie 	 */
77126fe70dSShaohui Xie 	popts->wrlvl_override = 1;
78126fe70dSShaohui Xie 	popts->wrlvl_sample = 0xf;
79126fe70dSShaohui Xie 
80126fe70dSShaohui Xie 	/*
81126fe70dSShaohui Xie 	 * Rtt and Rtt_WR override
82126fe70dSShaohui Xie 	 */
83126fe70dSShaohui Xie 	popts->rtt_override = 0;
84126fe70dSShaohui Xie 
85126fe70dSShaohui Xie 	/* Enable ZQ calibration */
86126fe70dSShaohui Xie 	popts->zq_en = 1;
87126fe70dSShaohui Xie 
88126fe70dSShaohui Xie 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
89126fe70dSShaohui Xie 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
90126fe70dSShaohui Xie 			  DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
9190101386SShengzhou Liu 
9290101386SShengzhou Liu 	/* optimize cpo for erratum A-009942 */
9390101386SShengzhou Liu 	popts->cpo_sample = 0x70;
94126fe70dSShaohui Xie }
95126fe70dSShaohui Xie 
fsl_initdram(void)963eace37eSSimon Glass int fsl_initdram(void)
97126fe70dSShaohui Xie {
98126fe70dSShaohui Xie 	phys_size_t dram_size;
99126fe70dSShaohui Xie 
100126fe70dSShaohui Xie #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
101fedebf0dSYork Sun 	gd->ram_size = fsl_ddr_sdram_size();
102fedebf0dSYork Sun 
103fedebf0dSYork Sun 	return 0;
104126fe70dSShaohui Xie #else
105126fe70dSShaohui Xie 	puts("Initializing DDR....using SPD\n");
106126fe70dSShaohui Xie 
107126fe70dSShaohui Xie 	dram_size = fsl_ddr_sdram();
108126fe70dSShaohui Xie #endif
109126fe70dSShaohui Xie 
110126fe70dSShaohui Xie #ifdef CONFIG_FSL_DEEP_SLEEP
111126fe70dSShaohui Xie 	fsl_dp_ddr_restore();
112126fe70dSShaohui Xie #endif
113126fe70dSShaohui Xie 
114126fe70dSShaohui Xie 	erratum_a008850_post();
115126fe70dSShaohui Xie 
116088454cdSSimon Glass 	gd->ram_size = dram_size;
117088454cdSSimon Glass 
118088454cdSSimon Glass 	return 0;
119126fe70dSShaohui Xie }
120