1f3a8e2b7SMingkai Hu /*
2f3a8e2b7SMingkai Hu * Copyright 2015 Freescale Semiconductor, Inc.
3f3a8e2b7SMingkai Hu *
4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+
5f3a8e2b7SMingkai Hu */
6f3a8e2b7SMingkai Hu
7f3a8e2b7SMingkai Hu #include <common.h>
8f3a8e2b7SMingkai Hu #include <i2c.h>
9f3a8e2b7SMingkai Hu #include <asm/io.h>
10f3a8e2b7SMingkai Hu #include <asm/arch/clock.h>
11f3a8e2b7SMingkai Hu #include <asm/arch/fsl_serdes.h>
12f3a8e2b7SMingkai Hu #include <asm/arch/soc.h>
1373223f0eSSimon Glass #include <fdt_support.h>
14f3a8e2b7SMingkai Hu #include <hwconfig.h>
15f3a8e2b7SMingkai Hu #include <ahci.h>
168ef0d5c4SYangbo Lu #include <mmc.h>
17f3a8e2b7SMingkai Hu #include <scsi.h>
18e8297341SShaohui Xie #include <fm_eth.h>
19f3a8e2b7SMingkai Hu #include <fsl_esdhc.h>
20f3a8e2b7SMingkai Hu #include <fsl_ifc.h>
219711f528SAneesh Bansal #include <fsl_sec.h>
22f3a8e2b7SMingkai Hu #include "cpld.h"
23d3e6d30cSZhao Qiang #ifdef CONFIG_U_QE
24d3e6d30cSZhao Qiang #include <fsl_qe.h>
25d3e6d30cSZhao Qiang #endif
260e68a369SHou Zhiqiang #include <asm/arch/ppa.h>
27f3a8e2b7SMingkai Hu
28f3a8e2b7SMingkai Hu DECLARE_GLOBAL_DATA_PTR;
29f3a8e2b7SMingkai Hu
board_early_init_f(void)30*4139b170SSumit Garg int board_early_init_f(void)
31*4139b170SSumit Garg {
32*4139b170SSumit Garg fsl_lsch2_early_init_f();
33*4139b170SSumit Garg
34*4139b170SSumit Garg return 0;
35*4139b170SSumit Garg }
36*4139b170SSumit Garg
37*4139b170SSumit Garg #ifndef CONFIG_SPL_BUILD
38*4139b170SSumit Garg
checkboard(void)39f3a8e2b7SMingkai Hu int checkboard(void)
40f3a8e2b7SMingkai Hu {
419718650fSQianyu Gong static const char *freq[2] = {"100.00MHZ", "156.25MHZ"};
42c7ca8b07SGong Qianyu #ifndef CONFIG_SD_BOOT
43f3a8e2b7SMingkai Hu u8 cfg_rcw_src1, cfg_rcw_src2;
449718650fSQianyu Gong u16 cfg_rcw_src;
45c7ca8b07SGong Qianyu #endif
469718650fSQianyu Gong u8 sd1refclk_sel;
47f3a8e2b7SMingkai Hu
48f3a8e2b7SMingkai Hu printf("Board: LS1043ARDB, boot from ");
49f3a8e2b7SMingkai Hu
50c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT
51c7ca8b07SGong Qianyu puts("SD\n");
52c7ca8b07SGong Qianyu #else
53f3a8e2b7SMingkai Hu cfg_rcw_src1 = CPLD_READ(cfg_rcw_src1);
54f3a8e2b7SMingkai Hu cfg_rcw_src2 = CPLD_READ(cfg_rcw_src2);
55f3a8e2b7SMingkai Hu cpld_rev_bit(&cfg_rcw_src1);
56f3a8e2b7SMingkai Hu cfg_rcw_src = cfg_rcw_src1;
57f3a8e2b7SMingkai Hu cfg_rcw_src = (cfg_rcw_src << 1) | cfg_rcw_src2;
58f3a8e2b7SMingkai Hu
59f3a8e2b7SMingkai Hu if (cfg_rcw_src == 0x25)
60f3a8e2b7SMingkai Hu printf("vBank %d\n", CPLD_READ(vbank));
61f3a8e2b7SMingkai Hu else if (cfg_rcw_src == 0x106)
62f3a8e2b7SMingkai Hu puts("NAND\n");
63f3a8e2b7SMingkai Hu else
64f3a8e2b7SMingkai Hu printf("Invalid setting of SW4\n");
65c7ca8b07SGong Qianyu #endif
66f3a8e2b7SMingkai Hu
67f3a8e2b7SMingkai Hu printf("CPLD: V%x.%x\nPCBA: V%x.0\n", CPLD_READ(cpld_ver),
68f3a8e2b7SMingkai Hu CPLD_READ(cpld_ver_sub), CPLD_READ(pcba_ver));
69f3a8e2b7SMingkai Hu
70f3a8e2b7SMingkai Hu puts("SERDES Reference Clocks:\n");
71f3a8e2b7SMingkai Hu sd1refclk_sel = CPLD_READ(sd1refclk_sel);
72f3a8e2b7SMingkai Hu printf("SD1_CLK1 = %s, SD1_CLK2 = %s\n", freq[sd1refclk_sel], freq[0]);
73f3a8e2b7SMingkai Hu
74f3a8e2b7SMingkai Hu return 0;
75f3a8e2b7SMingkai Hu }
76f3a8e2b7SMingkai Hu
board_init(void)77f3a8e2b7SMingkai Hu int board_init(void)
78f3a8e2b7SMingkai Hu {
797942550aSShaohui Xie struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
807942550aSShaohui Xie
81b392a6d4SHou Zhiqiang #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
82b392a6d4SHou Zhiqiang erratum_a010315();
83b392a6d4SHou Zhiqiang #endif
84b392a6d4SHou Zhiqiang
85f3a8e2b7SMingkai Hu #ifdef CONFIG_FSL_IFC
86f3a8e2b7SMingkai Hu init_final_memctl_regs();
87f3a8e2b7SMingkai Hu #endif
88f3a8e2b7SMingkai Hu
89285c7481SSumit Garg #ifdef CONFIG_SECURE_BOOT
90285c7481SSumit Garg /* In case of Secure Boot, the IBR configures the SMMU
91285c7481SSumit Garg * to allow only Secure transactions.
92285c7481SSumit Garg * SMMU must be reset in bypass mode.
93285c7481SSumit Garg * Set the ClientPD bit and Clear the USFCFG Bit
94285c7481SSumit Garg */
95285c7481SSumit Garg u32 val;
96285c7481SSumit Garg val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
97285c7481SSumit Garg out_le32(SMMU_SCR0, val);
98285c7481SSumit Garg val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
99285c7481SSumit Garg out_le32(SMMU_NSCR0, val);
100285c7481SSumit Garg #endif
101285c7481SSumit Garg
102285c7481SSumit Garg #ifdef CONFIG_FSL_CAAM
103285c7481SSumit Garg sec_init();
104285c7481SSumit Garg #endif
105285c7481SSumit Garg
1060e68a369SHou Zhiqiang #ifdef CONFIG_FSL_LS_PPA
1070e68a369SHou Zhiqiang ppa_init();
1080e68a369SHou Zhiqiang #endif
1090e68a369SHou Zhiqiang
110d3e6d30cSZhao Qiang #ifdef CONFIG_U_QE
111d3e6d30cSZhao Qiang u_qe_init();
112d3e6d30cSZhao Qiang #endif
1137942550aSShaohui Xie /* invert AQR105 IRQ pins polarity */
1147942550aSShaohui Xie out_be32(&scfg->intpcr, AQR105_IRQ_MASK);
115d3e6d30cSZhao Qiang
116f3a8e2b7SMingkai Hu return 0;
117f3a8e2b7SMingkai Hu }
118f3a8e2b7SMingkai Hu
config_board_mux(void)119f3a8e2b7SMingkai Hu int config_board_mux(void)
120f3a8e2b7SMingkai Hu {
121110171dcSZhao Qiang struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
122110171dcSZhao Qiang u32 usb_pwrfault;
123110171dcSZhao Qiang
124a12a0ef8SZhao Qiang if (hwconfig("qe-hdlc")) {
125a12a0ef8SZhao Qiang out_be32(&scfg->rcwpmuxcr0,
126a12a0ef8SZhao Qiang (in_be32(&scfg->rcwpmuxcr0) & ~0xff00) | 0x6600);
127a12a0ef8SZhao Qiang printf("Assign to qe-hdlc clk, rcwpmuxcr0=%x\n",
128a12a0ef8SZhao Qiang in_be32(&scfg->rcwpmuxcr0));
129a12a0ef8SZhao Qiang } else {
130110171dcSZhao Qiang #ifdef CONFIG_HAS_FSL_XHCI_USB
131110171dcSZhao Qiang out_be32(&scfg->rcwpmuxcr0, 0x3333);
132110171dcSZhao Qiang out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
133110171dcSZhao Qiang usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
134110171dcSZhao Qiang SCFG_USBPWRFAULT_USB3_SHIFT) |
135110171dcSZhao Qiang (SCFG_USBPWRFAULT_DEDICATED <<
136110171dcSZhao Qiang SCFG_USBPWRFAULT_USB2_SHIFT) |
137110171dcSZhao Qiang (SCFG_USBPWRFAULT_SHARED <<
138110171dcSZhao Qiang SCFG_USBPWRFAULT_USB1_SHIFT);
139110171dcSZhao Qiang out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
140110171dcSZhao Qiang #endif
141a12a0ef8SZhao Qiang }
142f3a8e2b7SMingkai Hu return 0;
143f3a8e2b7SMingkai Hu }
144f3a8e2b7SMingkai Hu
145f3a8e2b7SMingkai Hu #if defined(CONFIG_MISC_INIT_R)
misc_init_r(void)146f3a8e2b7SMingkai Hu int misc_init_r(void)
147f3a8e2b7SMingkai Hu {
148f3a8e2b7SMingkai Hu config_board_mux();
149f3a8e2b7SMingkai Hu return 0;
150f3a8e2b7SMingkai Hu }
151f3a8e2b7SMingkai Hu #endif
152f3a8e2b7SMingkai Hu
fdt_del_qe(void * blob)153a12a0ef8SZhao Qiang void fdt_del_qe(void *blob)
154a12a0ef8SZhao Qiang {
155a12a0ef8SZhao Qiang int nodeoff = 0;
156a12a0ef8SZhao Qiang
157a12a0ef8SZhao Qiang while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
158a12a0ef8SZhao Qiang "fsl,qe")) >= 0) {
159a12a0ef8SZhao Qiang fdt_del_node(blob, nodeoff);
160a12a0ef8SZhao Qiang }
161a12a0ef8SZhao Qiang }
162a12a0ef8SZhao Qiang
ft_board_setup(void * blob,bd_t * bd)163f3a8e2b7SMingkai Hu int ft_board_setup(void *blob, bd_t *bd)
164f3a8e2b7SMingkai Hu {
165e994dddbSShaohui Xie u64 base[CONFIG_NR_DRAM_BANKS];
166e994dddbSShaohui Xie u64 size[CONFIG_NR_DRAM_BANKS];
167e994dddbSShaohui Xie
168e994dddbSShaohui Xie /* fixup DT for the two DDR banks */
169e994dddbSShaohui Xie base[0] = gd->bd->bi_dram[0].start;
170e994dddbSShaohui Xie size[0] = gd->bd->bi_dram[0].size;
171e994dddbSShaohui Xie base[1] = gd->bd->bi_dram[1].start;
172e994dddbSShaohui Xie size[1] = gd->bd->bi_dram[1].size;
173e994dddbSShaohui Xie
174e994dddbSShaohui Xie fdt_fixup_memory_banks(blob, base, size, 2);
175f3a8e2b7SMingkai Hu ft_cpu_setup(blob, bd);
176f3a8e2b7SMingkai Hu
177e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN
178e8297341SShaohui Xie fdt_fixup_fman_ethernet(blob);
179e8297341SShaohui Xie #endif
180a12a0ef8SZhao Qiang
181a12a0ef8SZhao Qiang /*
182a12a0ef8SZhao Qiang * qe-hdlc and usb multi-use the pins,
183a12a0ef8SZhao Qiang * when set hwconfig to qe-hdlc, delete usb node.
184a12a0ef8SZhao Qiang */
185a12a0ef8SZhao Qiang if (hwconfig("qe-hdlc"))
186a12a0ef8SZhao Qiang #ifdef CONFIG_HAS_FSL_XHCI_USB
187a12a0ef8SZhao Qiang fdt_del_node_and_alias(blob, "usb1");
188a12a0ef8SZhao Qiang #endif
189a12a0ef8SZhao Qiang /*
190a12a0ef8SZhao Qiang * qe just support qe-uart and qe-hdlc,
191a12a0ef8SZhao Qiang * if qe-uart and qe-hdlc are not set in hwconfig,
192a12a0ef8SZhao Qiang * delete qe node.
193a12a0ef8SZhao Qiang */
194a12a0ef8SZhao Qiang if (!hwconfig("qe-uart") && !hwconfig("qe-hdlc"))
195a12a0ef8SZhao Qiang fdt_del_qe(blob);
196a12a0ef8SZhao Qiang
197f3a8e2b7SMingkai Hu return 0;
198f3a8e2b7SMingkai Hu }
199f3a8e2b7SMingkai Hu
flash_read8(void * addr)200f3a8e2b7SMingkai Hu u8 flash_read8(void *addr)
201f3a8e2b7SMingkai Hu {
202f3a8e2b7SMingkai Hu return __raw_readb(addr + 1);
203f3a8e2b7SMingkai Hu }
204f3a8e2b7SMingkai Hu
flash_write16(u16 val,void * addr)205f3a8e2b7SMingkai Hu void flash_write16(u16 val, void *addr)
206f3a8e2b7SMingkai Hu {
207f3a8e2b7SMingkai Hu u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
208f3a8e2b7SMingkai Hu
209f3a8e2b7SMingkai Hu __raw_writew(shftval, addr);
210f3a8e2b7SMingkai Hu }
211f3a8e2b7SMingkai Hu
flash_read16(void * addr)212f3a8e2b7SMingkai Hu u16 flash_read16(void *addr)
213f3a8e2b7SMingkai Hu {
214f3a8e2b7SMingkai Hu u16 val = __raw_readw(addr);
215f3a8e2b7SMingkai Hu
216f3a8e2b7SMingkai Hu return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
217f3a8e2b7SMingkai Hu }
218*4139b170SSumit Garg
219*4139b170SSumit Garg #endif
220