102b5d2edSShaohui Xie /*
202b5d2edSShaohui Xie * Copyright 2015 Freescale Semiconductor, Inc.
302b5d2edSShaohui Xie *
402b5d2edSShaohui Xie * SPDX-License-Identifier: GPL-2.0+
502b5d2edSShaohui Xie */
602b5d2edSShaohui Xie
702b5d2edSShaohui Xie #include <common.h>
802b5d2edSShaohui Xie #include <asm/io.h>
902b5d2edSShaohui Xie #include <netdev.h>
1073223f0eSSimon Glass #include <fdt_support.h>
1102b5d2edSShaohui Xie #include <fm_eth.h>
1202b5d2edSShaohui Xie #include <fsl_mdio.h>
1302b5d2edSShaohui Xie #include <fsl_dtsec.h>
14*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
1502b5d2edSShaohui Xie #include <malloc.h>
1602b5d2edSShaohui Xie #include <asm/arch/fsl_serdes.h>
1702b5d2edSShaohui Xie
1802b5d2edSShaohui Xie #include "../common/qixis.h"
1902b5d2edSShaohui Xie #include "../common/fman.h"
2002b5d2edSShaohui Xie #include "ls1043aqds_qixis.h"
2102b5d2edSShaohui Xie
2202b5d2edSShaohui Xie #define EMI_NONE 0xFF
2302b5d2edSShaohui Xie #define EMI1_RGMII1 0
2402b5d2edSShaohui Xie #define EMI1_RGMII2 1
2502b5d2edSShaohui Xie #define EMI1_SLOT1 2
2602b5d2edSShaohui Xie #define EMI1_SLOT2 3
2702b5d2edSShaohui Xie #define EMI1_SLOT3 4
2802b5d2edSShaohui Xie #define EMI1_SLOT4 5
2902b5d2edSShaohui Xie #define EMI2 6
3002b5d2edSShaohui Xie
3102b5d2edSShaohui Xie static int mdio_mux[NUM_FM_PORTS];
3202b5d2edSShaohui Xie
3302b5d2edSShaohui Xie static const char * const mdio_names[] = {
3402b5d2edSShaohui Xie "LS1043AQDS_MDIO_RGMII1",
3502b5d2edSShaohui Xie "LS1043AQDS_MDIO_RGMII2",
3602b5d2edSShaohui Xie "LS1043AQDS_MDIO_SLOT1",
3702b5d2edSShaohui Xie "LS1043AQDS_MDIO_SLOT2",
3802b5d2edSShaohui Xie "LS1043AQDS_MDIO_SLOT3",
3902b5d2edSShaohui Xie "LS1043AQDS_MDIO_SLOT4",
4002b5d2edSShaohui Xie "NULL",
4102b5d2edSShaohui Xie };
4202b5d2edSShaohui Xie
4302b5d2edSShaohui Xie /* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
4402b5d2edSShaohui Xie static u8 lane_to_slot[] = {1, 2, 3, 4};
4502b5d2edSShaohui Xie
ls1043aqds_mdio_name_for_muxval(u8 muxval)4602b5d2edSShaohui Xie static const char *ls1043aqds_mdio_name_for_muxval(u8 muxval)
4702b5d2edSShaohui Xie {
4802b5d2edSShaohui Xie return mdio_names[muxval];
4902b5d2edSShaohui Xie }
5002b5d2edSShaohui Xie
mii_dev_for_muxval(u8 muxval)5102b5d2edSShaohui Xie struct mii_dev *mii_dev_for_muxval(u8 muxval)
5202b5d2edSShaohui Xie {
5302b5d2edSShaohui Xie struct mii_dev *bus;
5402b5d2edSShaohui Xie const char *name;
5502b5d2edSShaohui Xie
5602b5d2edSShaohui Xie if (muxval > EMI2)
5702b5d2edSShaohui Xie return NULL;
5802b5d2edSShaohui Xie
5902b5d2edSShaohui Xie name = ls1043aqds_mdio_name_for_muxval(muxval);
6002b5d2edSShaohui Xie
6102b5d2edSShaohui Xie if (!name) {
6202b5d2edSShaohui Xie printf("No bus for muxval %x\n", muxval);
6302b5d2edSShaohui Xie return NULL;
6402b5d2edSShaohui Xie }
6502b5d2edSShaohui Xie
6602b5d2edSShaohui Xie bus = miiphy_get_dev_by_name(name);
6702b5d2edSShaohui Xie
6802b5d2edSShaohui Xie if (!bus) {
6902b5d2edSShaohui Xie printf("No bus by name %s\n", name);
7002b5d2edSShaohui Xie return NULL;
7102b5d2edSShaohui Xie }
7202b5d2edSShaohui Xie
7302b5d2edSShaohui Xie return bus;
7402b5d2edSShaohui Xie }
7502b5d2edSShaohui Xie
7602b5d2edSShaohui Xie struct ls1043aqds_mdio {
7702b5d2edSShaohui Xie u8 muxval;
7802b5d2edSShaohui Xie struct mii_dev *realbus;
7902b5d2edSShaohui Xie };
8002b5d2edSShaohui Xie
ls1043aqds_mux_mdio(u8 muxval)8102b5d2edSShaohui Xie static void ls1043aqds_mux_mdio(u8 muxval)
8202b5d2edSShaohui Xie {
8302b5d2edSShaohui Xie u8 brdcfg4;
8402b5d2edSShaohui Xie
8502b5d2edSShaohui Xie if (muxval < 7) {
8602b5d2edSShaohui Xie brdcfg4 = QIXIS_READ(brdcfg[4]);
8702b5d2edSShaohui Xie brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
8802b5d2edSShaohui Xie brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
8902b5d2edSShaohui Xie QIXIS_WRITE(brdcfg[4], brdcfg4);
9002b5d2edSShaohui Xie }
9102b5d2edSShaohui Xie }
9202b5d2edSShaohui Xie
ls1043aqds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)9302b5d2edSShaohui Xie static int ls1043aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
9402b5d2edSShaohui Xie int regnum)
9502b5d2edSShaohui Xie {
9602b5d2edSShaohui Xie struct ls1043aqds_mdio *priv = bus->priv;
9702b5d2edSShaohui Xie
9802b5d2edSShaohui Xie ls1043aqds_mux_mdio(priv->muxval);
9902b5d2edSShaohui Xie
10002b5d2edSShaohui Xie return priv->realbus->read(priv->realbus, addr, devad, regnum);
10102b5d2edSShaohui Xie }
10202b5d2edSShaohui Xie
ls1043aqds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)10302b5d2edSShaohui Xie static int ls1043aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
10402b5d2edSShaohui Xie int regnum, u16 value)
10502b5d2edSShaohui Xie {
10602b5d2edSShaohui Xie struct ls1043aqds_mdio *priv = bus->priv;
10702b5d2edSShaohui Xie
10802b5d2edSShaohui Xie ls1043aqds_mux_mdio(priv->muxval);
10902b5d2edSShaohui Xie
11002b5d2edSShaohui Xie return priv->realbus->write(priv->realbus, addr, devad,
11102b5d2edSShaohui Xie regnum, value);
11202b5d2edSShaohui Xie }
11302b5d2edSShaohui Xie
ls1043aqds_mdio_reset(struct mii_dev * bus)11402b5d2edSShaohui Xie static int ls1043aqds_mdio_reset(struct mii_dev *bus)
11502b5d2edSShaohui Xie {
11602b5d2edSShaohui Xie struct ls1043aqds_mdio *priv = bus->priv;
11702b5d2edSShaohui Xie
11802b5d2edSShaohui Xie return priv->realbus->reset(priv->realbus);
11902b5d2edSShaohui Xie }
12002b5d2edSShaohui Xie
ls1043aqds_mdio_init(char * realbusname,u8 muxval)12102b5d2edSShaohui Xie static int ls1043aqds_mdio_init(char *realbusname, u8 muxval)
12202b5d2edSShaohui Xie {
12302b5d2edSShaohui Xie struct ls1043aqds_mdio *pmdio;
12402b5d2edSShaohui Xie struct mii_dev *bus = mdio_alloc();
12502b5d2edSShaohui Xie
12602b5d2edSShaohui Xie if (!bus) {
12702b5d2edSShaohui Xie printf("Failed to allocate ls1043aqds MDIO bus\n");
12802b5d2edSShaohui Xie return -1;
12902b5d2edSShaohui Xie }
13002b5d2edSShaohui Xie
13102b5d2edSShaohui Xie pmdio = malloc(sizeof(*pmdio));
13202b5d2edSShaohui Xie if (!pmdio) {
13302b5d2edSShaohui Xie printf("Failed to allocate ls1043aqds private data\n");
13402b5d2edSShaohui Xie free(bus);
13502b5d2edSShaohui Xie return -1;
13602b5d2edSShaohui Xie }
13702b5d2edSShaohui Xie
13802b5d2edSShaohui Xie bus->read = ls1043aqds_mdio_read;
13902b5d2edSShaohui Xie bus->write = ls1043aqds_mdio_write;
14002b5d2edSShaohui Xie bus->reset = ls1043aqds_mdio_reset;
141192bc694SBen Whitten strcpy(bus->name, ls1043aqds_mdio_name_for_muxval(muxval));
14202b5d2edSShaohui Xie
14302b5d2edSShaohui Xie pmdio->realbus = miiphy_get_dev_by_name(realbusname);
14402b5d2edSShaohui Xie
14502b5d2edSShaohui Xie if (!pmdio->realbus) {
14602b5d2edSShaohui Xie printf("No bus with name %s\n", realbusname);
14702b5d2edSShaohui Xie free(bus);
14802b5d2edSShaohui Xie free(pmdio);
14902b5d2edSShaohui Xie return -1;
15002b5d2edSShaohui Xie }
15102b5d2edSShaohui Xie
15202b5d2edSShaohui Xie pmdio->muxval = muxval;
15302b5d2edSShaohui Xie bus->priv = pmdio;
15402b5d2edSShaohui Xie return mdio_register(bus);
15502b5d2edSShaohui Xie }
15602b5d2edSShaohui Xie
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)15702b5d2edSShaohui Xie void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
15802b5d2edSShaohui Xie enum fm_port port, int offset)
15902b5d2edSShaohui Xie {
16002b5d2edSShaohui Xie struct fixed_link f_link;
16102b5d2edSShaohui Xie
16202b5d2edSShaohui Xie if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
16302b5d2edSShaohui Xie if (port == FM1_DTSEC9) {
16402b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
16502b5d2edSShaohui Xie "sgmii_riser_s1_p1");
16602b5d2edSShaohui Xie } else if (port == FM1_DTSEC2) {
16702b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
16802b5d2edSShaohui Xie "sgmii_riser_s2_p1");
16902b5d2edSShaohui Xie } else if (port == FM1_DTSEC5) {
17002b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
17102b5d2edSShaohui Xie "sgmii_riser_s3_p1");
17202b5d2edSShaohui Xie } else if (port == FM1_DTSEC6) {
17302b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
17402b5d2edSShaohui Xie "sgmii_riser_s4_p1");
17502b5d2edSShaohui Xie }
17602b5d2edSShaohui Xie } else if (fm_info_get_enet_if(port) ==
17702b5d2edSShaohui Xie PHY_INTERFACE_MODE_SGMII_2500) {
17802b5d2edSShaohui Xie /* 2.5G SGMII interface */
179ce96ba4bSShaohui Xie f_link.phy_id = cpu_to_fdt32(port);
180ce96ba4bSShaohui Xie f_link.duplex = cpu_to_fdt32(1);
181ce96ba4bSShaohui Xie f_link.link_speed = cpu_to_fdt32(1000);
18202b5d2edSShaohui Xie f_link.pause = 0;
18302b5d2edSShaohui Xie f_link.asym_pause = 0;
18402b5d2edSShaohui Xie /* no PHY for 2.5G SGMII */
18502b5d2edSShaohui Xie fdt_delprop(fdt, offset, "phy-handle");
18602b5d2edSShaohui Xie fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
18702b5d2edSShaohui Xie fdt_setprop_string(fdt, offset, "phy-connection-type",
18802b5d2edSShaohui Xie "sgmii-2500");
18902b5d2edSShaohui Xie } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
19002b5d2edSShaohui Xie switch (mdio_mux[port]) {
19102b5d2edSShaohui Xie case EMI1_SLOT1:
19202b5d2edSShaohui Xie switch (port) {
19302b5d2edSShaohui Xie case FM1_DTSEC1:
19402b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
19502b5d2edSShaohui Xie "qsgmii_s1_p1");
19602b5d2edSShaohui Xie break;
19702b5d2edSShaohui Xie case FM1_DTSEC2:
19802b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
19902b5d2edSShaohui Xie "qsgmii_s1_p2");
20002b5d2edSShaohui Xie break;
20102b5d2edSShaohui Xie case FM1_DTSEC5:
20202b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
20302b5d2edSShaohui Xie "qsgmii_s1_p3");
20402b5d2edSShaohui Xie break;
20502b5d2edSShaohui Xie case FM1_DTSEC6:
20602b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
20702b5d2edSShaohui Xie "qsgmii_s1_p4");
20802b5d2edSShaohui Xie break;
20902b5d2edSShaohui Xie default:
21002b5d2edSShaohui Xie break;
21102b5d2edSShaohui Xie }
21202b5d2edSShaohui Xie break;
21302b5d2edSShaohui Xie case EMI1_SLOT2:
21402b5d2edSShaohui Xie switch (port) {
21502b5d2edSShaohui Xie case FM1_DTSEC1:
21602b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
21702b5d2edSShaohui Xie "qsgmii_s2_p1");
21802b5d2edSShaohui Xie break;
21902b5d2edSShaohui Xie case FM1_DTSEC2:
22002b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
22102b5d2edSShaohui Xie "qsgmii_s2_p2");
22202b5d2edSShaohui Xie break;
22302b5d2edSShaohui Xie case FM1_DTSEC5:
22402b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
22502b5d2edSShaohui Xie "qsgmii_s2_p3");
22602b5d2edSShaohui Xie break;
22702b5d2edSShaohui Xie case FM1_DTSEC6:
22802b5d2edSShaohui Xie fdt_set_phy_handle(fdt, compat, addr,
22902b5d2edSShaohui Xie "qsgmii_s2_p4");
23002b5d2edSShaohui Xie break;
23102b5d2edSShaohui Xie default:
23202b5d2edSShaohui Xie break;
23302b5d2edSShaohui Xie }
23402b5d2edSShaohui Xie break;
23502b5d2edSShaohui Xie default:
23602b5d2edSShaohui Xie break;
23702b5d2edSShaohui Xie }
23802b5d2edSShaohui Xie fdt_delprop(fdt, offset, "phy-connection-type");
23902b5d2edSShaohui Xie fdt_setprop_string(fdt, offset, "phy-connection-type",
24002b5d2edSShaohui Xie "qsgmii");
24102b5d2edSShaohui Xie } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
24202b5d2edSShaohui Xie port == FM1_10GEC1) {
24302b5d2edSShaohui Xie /* XFI interface */
244ce96ba4bSShaohui Xie f_link.phy_id = cpu_to_fdt32(port);
245ce96ba4bSShaohui Xie f_link.duplex = cpu_to_fdt32(1);
246ce96ba4bSShaohui Xie f_link.link_speed = cpu_to_fdt32(10000);
24702b5d2edSShaohui Xie f_link.pause = 0;
24802b5d2edSShaohui Xie f_link.asym_pause = 0;
24902b5d2edSShaohui Xie /* no PHY for XFI */
25002b5d2edSShaohui Xie fdt_delprop(fdt, offset, "phy-handle");
25102b5d2edSShaohui Xie fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
25202b5d2edSShaohui Xie fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
25302b5d2edSShaohui Xie }
25402b5d2edSShaohui Xie }
25502b5d2edSShaohui Xie
fdt_fixup_board_enet(void * fdt)25602b5d2edSShaohui Xie void fdt_fixup_board_enet(void *fdt)
25702b5d2edSShaohui Xie {
25802b5d2edSShaohui Xie int i;
25902b5d2edSShaohui Xie struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
26002b5d2edSShaohui Xie u32 srds_s1;
26102b5d2edSShaohui Xie
26202b5d2edSShaohui Xie srds_s1 = in_be32(&gur->rcwsr[4]) &
26302b5d2edSShaohui Xie FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
26402b5d2edSShaohui Xie srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
26502b5d2edSShaohui Xie
26602b5d2edSShaohui Xie for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
26702b5d2edSShaohui Xie switch (fm_info_get_enet_if(i)) {
26802b5d2edSShaohui Xie case PHY_INTERFACE_MODE_SGMII:
26902b5d2edSShaohui Xie case PHY_INTERFACE_MODE_QSGMII:
27002b5d2edSShaohui Xie switch (mdio_mux[i]) {
27102b5d2edSShaohui Xie case EMI1_SLOT1:
27202b5d2edSShaohui Xie fdt_status_okay_by_alias(fdt, "emi1_slot1");
27302b5d2edSShaohui Xie break;
27402b5d2edSShaohui Xie case EMI1_SLOT2:
27502b5d2edSShaohui Xie fdt_status_okay_by_alias(fdt, "emi1_slot2");
27602b5d2edSShaohui Xie break;
27702b5d2edSShaohui Xie case EMI1_SLOT3:
27802b5d2edSShaohui Xie fdt_status_okay_by_alias(fdt, "emi1_slot3");
27902b5d2edSShaohui Xie break;
28002b5d2edSShaohui Xie case EMI1_SLOT4:
28102b5d2edSShaohui Xie fdt_status_okay_by_alias(fdt, "emi1_slot4");
28202b5d2edSShaohui Xie break;
28302b5d2edSShaohui Xie default:
28402b5d2edSShaohui Xie break;
28502b5d2edSShaohui Xie }
28602b5d2edSShaohui Xie break;
28702b5d2edSShaohui Xie case PHY_INTERFACE_MODE_XGMII:
28802b5d2edSShaohui Xie break;
28902b5d2edSShaohui Xie default:
29002b5d2edSShaohui Xie break;
29102b5d2edSShaohui Xie }
29202b5d2edSShaohui Xie }
29302b5d2edSShaohui Xie }
29402b5d2edSShaohui Xie
board_eth_init(bd_t * bis)29502b5d2edSShaohui Xie int board_eth_init(bd_t *bis)
29602b5d2edSShaohui Xie {
29702b5d2edSShaohui Xie #ifdef CONFIG_FMAN_ENET
29802b5d2edSShaohui Xie int i, idx, lane, slot, interface;
29902b5d2edSShaohui Xie struct memac_mdio_info dtsec_mdio_info;
30002b5d2edSShaohui Xie struct memac_mdio_info tgec_mdio_info;
30102b5d2edSShaohui Xie struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
30202b5d2edSShaohui Xie u32 srds_s1;
30302b5d2edSShaohui Xie
30402b5d2edSShaohui Xie srds_s1 = in_be32(&gur->rcwsr[4]) &
30502b5d2edSShaohui Xie FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
30602b5d2edSShaohui Xie srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
30702b5d2edSShaohui Xie
30802b5d2edSShaohui Xie /* Initialize the mdio_mux array so we can recognize empty elements */
30902b5d2edSShaohui Xie for (i = 0; i < NUM_FM_PORTS; i++)
31002b5d2edSShaohui Xie mdio_mux[i] = EMI_NONE;
31102b5d2edSShaohui Xie
31202b5d2edSShaohui Xie dtsec_mdio_info.regs =
31302b5d2edSShaohui Xie (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
31402b5d2edSShaohui Xie
31502b5d2edSShaohui Xie dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
31602b5d2edSShaohui Xie
31702b5d2edSShaohui Xie /* Register the 1G MDIO bus */
31802b5d2edSShaohui Xie fm_memac_mdio_init(bis, &dtsec_mdio_info);
31902b5d2edSShaohui Xie
32002b5d2edSShaohui Xie tgec_mdio_info.regs =
32102b5d2edSShaohui Xie (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
32202b5d2edSShaohui Xie tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
32302b5d2edSShaohui Xie
32402b5d2edSShaohui Xie /* Register the 10G MDIO bus */
32502b5d2edSShaohui Xie fm_memac_mdio_init(bis, &tgec_mdio_info);
32602b5d2edSShaohui Xie
32702b5d2edSShaohui Xie /* Register the muxing front-ends to the MDIO buses */
32802b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
32902b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
33002b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
33102b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
33202b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
33302b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
33402b5d2edSShaohui Xie ls1043aqds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
33502b5d2edSShaohui Xie
33602b5d2edSShaohui Xie /* Set the two on-board RGMII PHY address */
33702b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
33802b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
33902b5d2edSShaohui Xie
34002b5d2edSShaohui Xie switch (srds_s1) {
34102b5d2edSShaohui Xie case 0x2555:
34202b5d2edSShaohui Xie /* 2.5G SGMII on lane A, MAC 9 */
34302b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9, 9);
34402b5d2edSShaohui Xie break;
34502b5d2edSShaohui Xie case 0x4555:
34602b5d2edSShaohui Xie case 0x4558:
34702b5d2edSShaohui Xie /* QSGMII on lane A, MAC 1/2/5/6 */
34802b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC1,
34902b5d2edSShaohui Xie QSGMII_CARD_PORT1_PHY_ADDR_S1);
35002b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2,
35102b5d2edSShaohui Xie QSGMII_CARD_PORT2_PHY_ADDR_S1);
35202b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC5,
35302b5d2edSShaohui Xie QSGMII_CARD_PORT3_PHY_ADDR_S1);
35402b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC6,
35502b5d2edSShaohui Xie QSGMII_CARD_PORT4_PHY_ADDR_S1);
35602b5d2edSShaohui Xie break;
35702b5d2edSShaohui Xie case 0x1355:
35802b5d2edSShaohui Xie /* SGMII on lane B, MAC 2*/
35902b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
36002b5d2edSShaohui Xie break;
36102b5d2edSShaohui Xie case 0x2355:
36202b5d2edSShaohui Xie /* 2.5G SGMII on lane A, MAC 9 */
36302b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9, 9);
36402b5d2edSShaohui Xie /* SGMII on lane B, MAC 2*/
36502b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
36602b5d2edSShaohui Xie break;
36702b5d2edSShaohui Xie case 0x3335:
36802b5d2edSShaohui Xie /* SGMII on lane C, MAC 5 */
36902b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT1_PHY_ADDR);
37002b5d2edSShaohui Xie case 0x3355:
37102b5d2edSShaohui Xie case 0x3358:
37202b5d2edSShaohui Xie /* SGMII on lane B, MAC 2 */
37302b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
37402b5d2edSShaohui Xie case 0x3555:
37502b5d2edSShaohui Xie case 0x3558:
37602b5d2edSShaohui Xie /* SGMII on lane A, MAC 9 */
37702b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
37802b5d2edSShaohui Xie break;
37902b5d2edSShaohui Xie case 0x1455:
38002b5d2edSShaohui Xie /* QSGMII on lane B, MAC 1/2/5/6 */
38102b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC1,
38202b5d2edSShaohui Xie QSGMII_CARD_PORT1_PHY_ADDR_S2);
38302b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2,
38402b5d2edSShaohui Xie QSGMII_CARD_PORT2_PHY_ADDR_S2);
38502b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC5,
38602b5d2edSShaohui Xie QSGMII_CARD_PORT3_PHY_ADDR_S2);
38702b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC6,
38802b5d2edSShaohui Xie QSGMII_CARD_PORT4_PHY_ADDR_S2);
38902b5d2edSShaohui Xie break;
39002b5d2edSShaohui Xie case 0x2455:
39102b5d2edSShaohui Xie /* 2.5G SGMII on lane A, MAC 9 */
39202b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9, 9);
39302b5d2edSShaohui Xie /* QSGMII on lane B, MAC 1/2/5/6 */
39402b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC1,
39502b5d2edSShaohui Xie QSGMII_CARD_PORT1_PHY_ADDR_S2);
39602b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2,
39702b5d2edSShaohui Xie QSGMII_CARD_PORT2_PHY_ADDR_S2);
39802b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC5,
39902b5d2edSShaohui Xie QSGMII_CARD_PORT3_PHY_ADDR_S2);
40002b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC6,
40102b5d2edSShaohui Xie QSGMII_CARD_PORT4_PHY_ADDR_S2);
40202b5d2edSShaohui Xie break;
40302b5d2edSShaohui Xie case 0x2255:
40402b5d2edSShaohui Xie /* 2.5G SGMII on lane A, MAC 9 */
40502b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9, 9);
40602b5d2edSShaohui Xie /* 2.5G SGMII on lane B, MAC 2 */
40702b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2, 2);
40802b5d2edSShaohui Xie break;
40902b5d2edSShaohui Xie case 0x3333:
41002b5d2edSShaohui Xie /* SGMII on lane A/B/C/D, MAC 9/2/5/6 */
41102b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC9,
41202b5d2edSShaohui Xie SGMII_CARD_PORT1_PHY_ADDR);
41302b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC2,
41402b5d2edSShaohui Xie SGMII_CARD_PORT1_PHY_ADDR);
41502b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC5,
41602b5d2edSShaohui Xie SGMII_CARD_PORT1_PHY_ADDR);
41702b5d2edSShaohui Xie fm_info_set_phy_address(FM1_DTSEC6,
41802b5d2edSShaohui Xie SGMII_CARD_PORT1_PHY_ADDR);
41902b5d2edSShaohui Xie break;
42002b5d2edSShaohui Xie default:
42102b5d2edSShaohui Xie printf("Invalid SerDes protocol 0x%x for LS1043AQDS\n",
42202b5d2edSShaohui Xie srds_s1);
42302b5d2edSShaohui Xie break;
42402b5d2edSShaohui Xie }
42502b5d2edSShaohui Xie
42602b5d2edSShaohui Xie for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
42702b5d2edSShaohui Xie idx = i - FM1_DTSEC1;
42802b5d2edSShaohui Xie interface = fm_info_get_enet_if(i);
42902b5d2edSShaohui Xie switch (interface) {
43002b5d2edSShaohui Xie case PHY_INTERFACE_MODE_SGMII:
43102b5d2edSShaohui Xie case PHY_INTERFACE_MODE_SGMII_2500:
43202b5d2edSShaohui Xie case PHY_INTERFACE_MODE_QSGMII:
43302b5d2edSShaohui Xie if (interface == PHY_INTERFACE_MODE_SGMII) {
43402b5d2edSShaohui Xie lane = serdes_get_first_lane(FSL_SRDS_1,
43502b5d2edSShaohui Xie SGMII_FM1_DTSEC1 + idx);
43602b5d2edSShaohui Xie } else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
43702b5d2edSShaohui Xie lane = serdes_get_first_lane(FSL_SRDS_1,
43802b5d2edSShaohui Xie SGMII_2500_FM1_DTSEC1 + idx);
43902b5d2edSShaohui Xie } else {
44002b5d2edSShaohui Xie lane = serdes_get_first_lane(FSL_SRDS_1,
44102b5d2edSShaohui Xie QSGMII_FM1_A);
44202b5d2edSShaohui Xie }
44302b5d2edSShaohui Xie
44402b5d2edSShaohui Xie if (lane < 0)
44502b5d2edSShaohui Xie break;
44602b5d2edSShaohui Xie
44702b5d2edSShaohui Xie slot = lane_to_slot[lane];
44802b5d2edSShaohui Xie debug("FM1@DTSEC%u expects SGMII in slot %u\n",
44902b5d2edSShaohui Xie idx + 1, slot);
45002b5d2edSShaohui Xie if (QIXIS_READ(present2) & (1 << (slot - 1)))
45102b5d2edSShaohui Xie fm_disable_port(i);
45202b5d2edSShaohui Xie
45302b5d2edSShaohui Xie switch (slot) {
45402b5d2edSShaohui Xie case 1:
45502b5d2edSShaohui Xie mdio_mux[i] = EMI1_SLOT1;
45602b5d2edSShaohui Xie fm_info_set_mdio(i, mii_dev_for_muxval(
45702b5d2edSShaohui Xie mdio_mux[i]));
45802b5d2edSShaohui Xie break;
45902b5d2edSShaohui Xie case 2:
46002b5d2edSShaohui Xie mdio_mux[i] = EMI1_SLOT2;
46102b5d2edSShaohui Xie fm_info_set_mdio(i, mii_dev_for_muxval(
46202b5d2edSShaohui Xie mdio_mux[i]));
46302b5d2edSShaohui Xie break;
46402b5d2edSShaohui Xie case 3:
46502b5d2edSShaohui Xie mdio_mux[i] = EMI1_SLOT3;
46602b5d2edSShaohui Xie fm_info_set_mdio(i, mii_dev_for_muxval(
46702b5d2edSShaohui Xie mdio_mux[i]));
46802b5d2edSShaohui Xie break;
46902b5d2edSShaohui Xie case 4:
47002b5d2edSShaohui Xie mdio_mux[i] = EMI1_SLOT4;
47102b5d2edSShaohui Xie fm_info_set_mdio(i, mii_dev_for_muxval(
47202b5d2edSShaohui Xie mdio_mux[i]));
47302b5d2edSShaohui Xie break;
47402b5d2edSShaohui Xie default:
47502b5d2edSShaohui Xie break;
47602b5d2edSShaohui Xie }
47702b5d2edSShaohui Xie break;
47802b5d2edSShaohui Xie case PHY_INTERFACE_MODE_RGMII:
47910710b4eSMadalin Bucur case PHY_INTERFACE_MODE_RGMII_TXID:
48002b5d2edSShaohui Xie if (i == FM1_DTSEC3)
48102b5d2edSShaohui Xie mdio_mux[i] = EMI1_RGMII1;
48202b5d2edSShaohui Xie else if (i == FM1_DTSEC4)
48302b5d2edSShaohui Xie mdio_mux[i] = EMI1_RGMII2;
48402b5d2edSShaohui Xie fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
48502b5d2edSShaohui Xie break;
48602b5d2edSShaohui Xie default:
48702b5d2edSShaohui Xie break;
48802b5d2edSShaohui Xie }
48902b5d2edSShaohui Xie }
49002b5d2edSShaohui Xie
49102b5d2edSShaohui Xie cpu_eth_init(bis);
49202b5d2edSShaohui Xie #endif /* CONFIG_FMAN_ENET */
49302b5d2edSShaohui Xie
49402b5d2edSShaohui Xie return pci_eth_init(bis);
49502b5d2edSShaohui Xie }
496