xref: /rk3399_rockchip-uboot/board/freescale/ls1021aqds/ddr.c (revision 6e2941d787819ae1221d7f8295fa67d2ba94a913)
1550e3dc0SWang Huan /*
2550e3dc0SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3550e3dc0SWang Huan  *
4550e3dc0SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5550e3dc0SWang Huan  */
6550e3dc0SWang Huan 
7550e3dc0SWang Huan #include <common.h>
8550e3dc0SWang Huan #include <fsl_ddr_sdram.h>
9550e3dc0SWang Huan #include <fsl_ddr_dimm_params.h>
1041ba57d0Stang yuantian #include <asm/io.h>
11*6e2941d7SSimon Glass #include <asm/arch/clock.h>
12550e3dc0SWang Huan #include "ddr.h"
13550e3dc0SWang Huan 
14550e3dc0SWang Huan DECLARE_GLOBAL_DATA_PTR;
15550e3dc0SWang Huan 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)16550e3dc0SWang Huan void fsl_ddr_board_options(memctl_options_t *popts,
17550e3dc0SWang Huan 			   dimm_params_t *pdimm,
18550e3dc0SWang Huan 			   unsigned int ctrl_num)
19550e3dc0SWang Huan {
20550e3dc0SWang Huan 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
21550e3dc0SWang Huan 	ulong ddr_freq;
22550e3dc0SWang Huan 
23550e3dc0SWang Huan 	if (ctrl_num > 3) {
24550e3dc0SWang Huan 		printf("Not supported controller number %d\n", ctrl_num);
25550e3dc0SWang Huan 		return;
26550e3dc0SWang Huan 	}
27550e3dc0SWang Huan 	if (!pdimm->n_ranks)
28550e3dc0SWang Huan 		return;
29550e3dc0SWang Huan 
30550e3dc0SWang Huan 	pbsp = udimms[0];
31550e3dc0SWang Huan 
32550e3dc0SWang Huan 	/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
33550e3dc0SWang Huan 	 * freqency and n_banks specified in board_specific_parameters table.
34550e3dc0SWang Huan 	 */
35550e3dc0SWang Huan 	ddr_freq = get_ddr_freq(0) / 1000000;
36550e3dc0SWang Huan 	while (pbsp->datarate_mhz_high) {
37550e3dc0SWang Huan 		if (pbsp->n_ranks == pdimm->n_ranks) {
38550e3dc0SWang Huan 			if (ddr_freq <= pbsp->datarate_mhz_high) {
39550e3dc0SWang Huan 				popts->clk_adjust = pbsp->clk_adjust;
40550e3dc0SWang Huan 				popts->wrlvl_start = pbsp->wrlvl_start;
41550e3dc0SWang Huan 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
42550e3dc0SWang Huan 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
43550e3dc0SWang Huan 				popts->cpo_override = pbsp->cpo_override;
44550e3dc0SWang Huan 				popts->write_data_delay =
45550e3dc0SWang Huan 					pbsp->write_data_delay;
46550e3dc0SWang Huan 				goto found;
47550e3dc0SWang Huan 			}
48550e3dc0SWang Huan 			pbsp_highest = pbsp;
49550e3dc0SWang Huan 		}
50550e3dc0SWang Huan 		pbsp++;
51550e3dc0SWang Huan 	}
52550e3dc0SWang Huan 
53550e3dc0SWang Huan 	if (pbsp_highest) {
54550e3dc0SWang Huan 		printf("Error: board specific timing not found for %lu MT/s\n",
55550e3dc0SWang Huan 		       ddr_freq);
56550e3dc0SWang Huan 		printf("Trying to use the highest speed (%u) parameters\n",
57550e3dc0SWang Huan 		       pbsp_highest->datarate_mhz_high);
58550e3dc0SWang Huan 		popts->clk_adjust = pbsp_highest->clk_adjust;
59550e3dc0SWang Huan 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
60550e3dc0SWang Huan 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
61550e3dc0SWang Huan 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
62550e3dc0SWang Huan 	} else {
63550e3dc0SWang Huan 		panic("DIMM is not supported by this board");
64550e3dc0SWang Huan 	}
65550e3dc0SWang Huan found:
66550e3dc0SWang Huan 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
67550e3dc0SWang Huan 	      pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
68550e3dc0SWang Huan 
69550e3dc0SWang Huan 	/* force DDR bus width to 32 bits */
70550e3dc0SWang Huan 	popts->data_bus_width = 1;
71550e3dc0SWang Huan 	popts->otf_burst_chop_en = 0;
72550e3dc0SWang Huan 	popts->burst_length = DDR_BL8;
73550e3dc0SWang Huan 
74550e3dc0SWang Huan 	/*
75550e3dc0SWang Huan 	 * Factors to consider for half-strength driver enable:
76550e3dc0SWang Huan 	 *	- number of DIMMs installed
77550e3dc0SWang Huan 	 */
78550e3dc0SWang Huan 	popts->half_strength_driver_enable = 1;
79550e3dc0SWang Huan 	/*
80550e3dc0SWang Huan 	 * Write leveling override
81550e3dc0SWang Huan 	 */
82550e3dc0SWang Huan 	popts->wrlvl_override = 1;
83550e3dc0SWang Huan 	popts->wrlvl_sample = 0xf;
84550e3dc0SWang Huan 
85550e3dc0SWang Huan 	/*
86550e3dc0SWang Huan 	 * Rtt and Rtt_WR override
87550e3dc0SWang Huan 	 */
88550e3dc0SWang Huan 	popts->rtt_override = 0;
89550e3dc0SWang Huan 
90550e3dc0SWang Huan 	/* Enable ZQ calibration */
91550e3dc0SWang Huan 	popts->zq_en = 1;
92550e3dc0SWang Huan 
93c7eae7fcSYork Sun #ifdef CONFIG_SYS_FSL_DDR4
94c7eae7fcSYork Sun 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
95c7eae7fcSYork Sun 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
96c7eae7fcSYork Sun 			  DDR_CDR2_VREF_OVRD(70);	/* Vref = 70% */
97c7eae7fcSYork Sun #else
98c7eae7fcSYork Sun 	popts->cswl_override = DDR_CSWL_CS0;
99c7eae7fcSYork Sun 
100e9866cf7SYork Sun 	/* optimize cpo for erratum A-009942 */
101e9866cf7SYork Sun 	popts->cpo_sample = 0x58;
102e9866cf7SYork Sun 
103550e3dc0SWang Huan 	/* DHC_EN =1, ODT = 75 Ohm */
104550e3dc0SWang Huan 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
105550e3dc0SWang Huan 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
106c7eae7fcSYork Sun #endif
107550e3dc0SWang Huan }
108550e3dc0SWang Huan 
109550e3dc0SWang Huan #ifdef CONFIG_SYS_DDR_RAW_TIMING
110550e3dc0SWang Huan dimm_params_t ddr_raw_timing = {
111550e3dc0SWang Huan 	.n_ranks = 1,
112550e3dc0SWang Huan 	.rank_density = 1073741824u,
113550e3dc0SWang Huan 	.capacity = 1073741824u,
114550e3dc0SWang Huan 	.primary_sdram_width = 32,
115550e3dc0SWang Huan 	.ec_sdram_width = 0,
116550e3dc0SWang Huan 	.registered_dimm = 0,
117550e3dc0SWang Huan 	.mirrored_dimm = 0,
118550e3dc0SWang Huan 	.n_row_addr = 15,
119550e3dc0SWang Huan 	.n_col_addr = 10,
120550e3dc0SWang Huan 	.n_banks_per_sdram_device = 8,
121550e3dc0SWang Huan 	.edc_config = 0,
122550e3dc0SWang Huan 	.burst_lengths_bitmask = 0x0c,
123550e3dc0SWang Huan 
124550e3dc0SWang Huan 	.tckmin_x_ps = 1071,
125550e3dc0SWang Huan 	.caslat_x = 0xfe << 4,	/* 5,6,7,8 */
126550e3dc0SWang Huan 	.taa_ps = 13125,
127550e3dc0SWang Huan 	.twr_ps = 15000,
128550e3dc0SWang Huan 	.trcd_ps = 13125,
129550e3dc0SWang Huan 	.trrd_ps = 7500,
130550e3dc0SWang Huan 	.trp_ps = 13125,
131550e3dc0SWang Huan 	.tras_ps = 37500,
132550e3dc0SWang Huan 	.trc_ps = 50625,
133550e3dc0SWang Huan 	.trfc_ps = 160000,
134550e3dc0SWang Huan 	.twtr_ps = 7500,
135550e3dc0SWang Huan 	.trtp_ps = 7500,
136550e3dc0SWang Huan 	.refresh_rate_ps = 7800000,
137550e3dc0SWang Huan 	.tfaw_ps = 37500,
138550e3dc0SWang Huan };
139550e3dc0SWang Huan 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)140550e3dc0SWang Huan int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
141550e3dc0SWang Huan 			    unsigned int controller_number,
142550e3dc0SWang Huan 			    unsigned int dimm_number)
143550e3dc0SWang Huan {
144550e3dc0SWang Huan 	static const char dimm_model[] = "Fixed DDR on board";
145550e3dc0SWang Huan 
146550e3dc0SWang Huan 	if (((controller_number == 0) && (dimm_number == 0)) ||
147550e3dc0SWang Huan 	    ((controller_number == 1) && (dimm_number == 0))) {
148550e3dc0SWang Huan 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
149550e3dc0SWang Huan 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
150550e3dc0SWang Huan 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
151550e3dc0SWang Huan 	}
152550e3dc0SWang Huan 
153550e3dc0SWang Huan 	return 0;
154550e3dc0SWang Huan }
155550e3dc0SWang Huan #endif
156550e3dc0SWang Huan 
15741ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP)
board_mem_sleep_setup(void)15841ba57d0Stang yuantian void board_mem_sleep_setup(void)
15941ba57d0Stang yuantian {
16041ba57d0Stang yuantian 	void __iomem *qixis_base = (void *)QIXIS_BASE;
16141ba57d0Stang yuantian 
16241ba57d0Stang yuantian 	/* does not provide HW signals for power management */
16341ba57d0Stang yuantian 	clrbits_8(qixis_base + 0x21, 0x2);
16441ba57d0Stang yuantian 	udelay(1);
16541ba57d0Stang yuantian }
16641ba57d0Stang yuantian #endif
16741ba57d0Stang yuantian 
fsl_initdram(void)1683eace37eSSimon Glass int fsl_initdram(void)
169550e3dc0SWang Huan {
170550e3dc0SWang Huan 	phys_size_t dram_size;
171550e3dc0SWang Huan 
17286949c2bSAlison Wang #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_SPL)
173550e3dc0SWang Huan 	puts("Initializing DDR....using SPD\n");
174550e3dc0SWang Huan 	dram_size = fsl_ddr_sdram();
17586949c2bSAlison Wang #else
17686949c2bSAlison Wang 	dram_size =  fsl_ddr_sdram_size();
17786949c2bSAlison Wang #endif
17841ba57d0Stang yuantian 
17941ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
18041ba57d0Stang yuantian 	fsl_dp_resume();
18141ba57d0Stang yuantian #endif
18241ba57d0Stang yuantian 
183088454cdSSimon Glass 	gd->ram_size = dram_size;
184088454cdSSimon Glass 
185088454cdSSimon Glass 	return 0;
186550e3dc0SWang Huan }
187550e3dc0SWang Huan 
dram_init_banksize(void)18876b00acaSSimon Glass int dram_init_banksize(void)
189550e3dc0SWang Huan {
190550e3dc0SWang Huan 	gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
191550e3dc0SWang Huan 	gd->bd->bi_dram[0].size = gd->ram_size;
19276b00acaSSimon Glass 
19376b00acaSSimon Glass 	return 0;
194550e3dc0SWang Huan }
195