19d044fcbSPrabhakar Kushwaha /*
29d044fcbSPrabhakar Kushwaha * Copyright 2016 Freescale Semiconductor, Inc.
39d044fcbSPrabhakar Kushwaha *
49d044fcbSPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+
59d044fcbSPrabhakar Kushwaha */
69d044fcbSPrabhakar Kushwaha
79d044fcbSPrabhakar Kushwaha #include <common.h>
89d044fcbSPrabhakar Kushwaha #include <i2c.h>
99d044fcbSPrabhakar Kushwaha #include <fdt_support.h>
109d044fcbSPrabhakar Kushwaha #include <asm/io.h>
119d044fcbSPrabhakar Kushwaha #include <asm/arch/clock.h>
129d044fcbSPrabhakar Kushwaha #include <asm/arch/fsl_serdes.h>
135b404be6SPrabhakar Kushwaha #ifdef CONFIG_FSL_LS_PPA
145b404be6SPrabhakar Kushwaha #include <asm/arch/ppa.h>
155b404be6SPrabhakar Kushwaha #endif
169d044fcbSPrabhakar Kushwaha #include <asm/arch/fdt.h>
17*4961eafcSYork Sun #include <asm/arch/mmu.h>
189d044fcbSPrabhakar Kushwaha #include <asm/arch/soc.h>
199d044fcbSPrabhakar Kushwaha #include <ahci.h>
209d044fcbSPrabhakar Kushwaha #include <hwconfig.h>
219d044fcbSPrabhakar Kushwaha #include <mmc.h>
229d044fcbSPrabhakar Kushwaha #include <scsi.h>
239d044fcbSPrabhakar Kushwaha #include <fm_eth.h>
249d044fcbSPrabhakar Kushwaha #include <fsl_esdhc.h>
259d044fcbSPrabhakar Kushwaha #include <fsl_mmdc.h>
269d044fcbSPrabhakar Kushwaha #include <spl.h>
279d044fcbSPrabhakar Kushwaha #include <netdev.h>
289d044fcbSPrabhakar Kushwaha
299d044fcbSPrabhakar Kushwaha #include "../common/qixis.h"
309d044fcbSPrabhakar Kushwaha #include "ls1012aqds_qixis.h"
319d044fcbSPrabhakar Kushwaha
329d044fcbSPrabhakar Kushwaha DECLARE_GLOBAL_DATA_PTR;
339d044fcbSPrabhakar Kushwaha
checkboard(void)349d044fcbSPrabhakar Kushwaha int checkboard(void)
359d044fcbSPrabhakar Kushwaha {
369d044fcbSPrabhakar Kushwaha char buf[64];
379d044fcbSPrabhakar Kushwaha u8 sw;
389d044fcbSPrabhakar Kushwaha
399d044fcbSPrabhakar Kushwaha sw = QIXIS_READ(arch);
409d044fcbSPrabhakar Kushwaha printf("Board Arch: V%d, ", sw >> 4);
419d044fcbSPrabhakar Kushwaha printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
429d044fcbSPrabhakar Kushwaha
439d044fcbSPrabhakar Kushwaha sw = QIXIS_READ(brdcfg[QIXIS_LBMAP_BRDCFG_REG]);
449d044fcbSPrabhakar Kushwaha
459d044fcbSPrabhakar Kushwaha if (sw & QIXIS_LBMAP_ALTBANK)
469d044fcbSPrabhakar Kushwaha printf("flash: 2\n");
479d044fcbSPrabhakar Kushwaha else
489d044fcbSPrabhakar Kushwaha printf("flash: 1\n");
499d044fcbSPrabhakar Kushwaha
509d044fcbSPrabhakar Kushwaha printf("FPGA: v%d (%s), build %d",
519d044fcbSPrabhakar Kushwaha (int)QIXIS_READ(scver), qixis_read_tag(buf),
529d044fcbSPrabhakar Kushwaha (int)qixis_read_minor());
539d044fcbSPrabhakar Kushwaha
549d044fcbSPrabhakar Kushwaha /* the timestamp string contains "\n" at the end */
559d044fcbSPrabhakar Kushwaha printf(" on %s", qixis_read_time(buf));
569d044fcbSPrabhakar Kushwaha return 0;
579d044fcbSPrabhakar Kushwaha }
589d044fcbSPrabhakar Kushwaha
dram_init(void)599d044fcbSPrabhakar Kushwaha int dram_init(void)
609d044fcbSPrabhakar Kushwaha {
611fdcc8dfSYork Sun static const struct fsl_mmdc_info mparam = {
621fdcc8dfSYork Sun 0x05180000, /* mdctl */
631fdcc8dfSYork Sun 0x00030035, /* mdpdc */
641fdcc8dfSYork Sun 0x12554000, /* mdotc */
651fdcc8dfSYork Sun 0xbabf7954, /* mdcfg0 */
661fdcc8dfSYork Sun 0xdb328f64, /* mdcfg1 */
671fdcc8dfSYork Sun 0x01ff00db, /* mdcfg2 */
681fdcc8dfSYork Sun 0x00001680, /* mdmisc */
691fdcc8dfSYork Sun 0x0f3c8000, /* mdref */
701fdcc8dfSYork Sun 0x00002000, /* mdrwd */
711fdcc8dfSYork Sun 0x00bf1023, /* mdor */
721fdcc8dfSYork Sun 0x0000003f, /* mdasp */
731fdcc8dfSYork Sun 0x0000022a, /* mpodtctrl */
741fdcc8dfSYork Sun 0xa1390003, /* mpzqhwctrl */
751fdcc8dfSYork Sun };
761fdcc8dfSYork Sun
771fdcc8dfSYork Sun mmdc_init(&mparam);
789d044fcbSPrabhakar Kushwaha
799d044fcbSPrabhakar Kushwaha gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
80*4961eafcSYork Sun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
81*4961eafcSYork Sun /* This will break-before-make MMU for DDR */
82*4961eafcSYork Sun update_early_mmu_table();
83*4961eafcSYork Sun #endif
849d044fcbSPrabhakar Kushwaha
859d044fcbSPrabhakar Kushwaha return 0;
869d044fcbSPrabhakar Kushwaha }
879d044fcbSPrabhakar Kushwaha
board_early_init_f(void)889d044fcbSPrabhakar Kushwaha int board_early_init_f(void)
899d044fcbSPrabhakar Kushwaha {
909d044fcbSPrabhakar Kushwaha fsl_lsch2_early_init_f();
919d044fcbSPrabhakar Kushwaha
929d044fcbSPrabhakar Kushwaha return 0;
939d044fcbSPrabhakar Kushwaha }
949d044fcbSPrabhakar Kushwaha
959d044fcbSPrabhakar Kushwaha #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)969d044fcbSPrabhakar Kushwaha int misc_init_r(void)
979d044fcbSPrabhakar Kushwaha {
989d044fcbSPrabhakar Kushwaha u8 mux_sdhc_cd = 0x80;
999d044fcbSPrabhakar Kushwaha
1009d044fcbSPrabhakar Kushwaha i2c_set_bus_num(0);
1019d044fcbSPrabhakar Kushwaha
1029d044fcbSPrabhakar Kushwaha i2c_write(CONFIG_SYS_I2C_FPGA_ADDR, 0x5a, 1, &mux_sdhc_cd, 1);
1039d044fcbSPrabhakar Kushwaha return 0;
1049d044fcbSPrabhakar Kushwaha }
1059d044fcbSPrabhakar Kushwaha #endif
1069d044fcbSPrabhakar Kushwaha
board_init(void)1079d044fcbSPrabhakar Kushwaha int board_init(void)
1089d044fcbSPrabhakar Kushwaha {
1099d044fcbSPrabhakar Kushwaha struct ccsr_cci400 *cci = (struct ccsr_cci400 *)
1109d044fcbSPrabhakar Kushwaha CONFIG_SYS_CCI400_ADDR;
1119d044fcbSPrabhakar Kushwaha
1129d044fcbSPrabhakar Kushwaha /* Set CCI-400 control override register to enable barrier
1139d044fcbSPrabhakar Kushwaha * transaction */
1149d044fcbSPrabhakar Kushwaha out_le32(&cci->ctrl_ord,
1159d044fcbSPrabhakar Kushwaha CCI400_CTRLORD_EN_BARRIER);
1169d044fcbSPrabhakar Kushwaha
117b392a6d4SHou Zhiqiang #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
118b392a6d4SHou Zhiqiang erratum_a010315();
119b392a6d4SHou Zhiqiang #endif
120b392a6d4SHou Zhiqiang
1219d044fcbSPrabhakar Kushwaha #ifdef CONFIG_ENV_IS_NOWHERE
1229d044fcbSPrabhakar Kushwaha gd->env_addr = (ulong)&default_environment[0];
1239d044fcbSPrabhakar Kushwaha #endif
1245b404be6SPrabhakar Kushwaha
1255b404be6SPrabhakar Kushwaha #ifdef CONFIG_FSL_LS_PPA
1265b404be6SPrabhakar Kushwaha ppa_init();
1275b404be6SPrabhakar Kushwaha #endif
1289d044fcbSPrabhakar Kushwaha return 0;
1299d044fcbSPrabhakar Kushwaha }
1309d044fcbSPrabhakar Kushwaha
board_eth_init(bd_t * bis)1319d044fcbSPrabhakar Kushwaha int board_eth_init(bd_t *bis)
1329d044fcbSPrabhakar Kushwaha {
1339d044fcbSPrabhakar Kushwaha return pci_eth_init(bis);
1349d044fcbSPrabhakar Kushwaha }
1359d044fcbSPrabhakar Kushwaha
esdhc_status_fixup(void * blob,const char * compat)136208e1ae8SYangbo Lu int esdhc_status_fixup(void *blob, const char *compat)
137208e1ae8SYangbo Lu {
138208e1ae8SYangbo Lu char esdhc0_path[] = "/soc/esdhc@1560000";
139208e1ae8SYangbo Lu char esdhc1_path[] = "/soc/esdhc@1580000";
140208e1ae8SYangbo Lu u8 card_id;
141208e1ae8SYangbo Lu
142208e1ae8SYangbo Lu do_fixup_by_path(blob, esdhc0_path, "status", "okay",
143208e1ae8SYangbo Lu sizeof("okay"), 1);
144208e1ae8SYangbo Lu
145208e1ae8SYangbo Lu /*
146208e1ae8SYangbo Lu * The Presence Detect 2 register detects the installation
147208e1ae8SYangbo Lu * of cards in various PCI Express or SGMII slots.
148208e1ae8SYangbo Lu *
149208e1ae8SYangbo Lu * STAT_PRS2[7:5]: Specifies the type of card installed in the
150208e1ae8SYangbo Lu * SDHC2 Adapter slot. 0b111 indicates no adapter is installed.
151208e1ae8SYangbo Lu */
152208e1ae8SYangbo Lu card_id = (QIXIS_READ(present2) & 0xe0) >> 5;
153208e1ae8SYangbo Lu
154208e1ae8SYangbo Lu /* If no adapter is installed in SDHC2, disable SDHC2 */
155208e1ae8SYangbo Lu if (card_id == 0x7)
156208e1ae8SYangbo Lu do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
157208e1ae8SYangbo Lu sizeof("disabled"), 1);
158208e1ae8SYangbo Lu else
159208e1ae8SYangbo Lu do_fixup_by_path(blob, esdhc1_path, "status", "okay",
160208e1ae8SYangbo Lu sizeof("okay"), 1);
161208e1ae8SYangbo Lu return 0;
162208e1ae8SYangbo Lu }
163208e1ae8SYangbo Lu
1649d044fcbSPrabhakar Kushwaha #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)1659d044fcbSPrabhakar Kushwaha int ft_board_setup(void *blob, bd_t *bd)
1669d044fcbSPrabhakar Kushwaha {
1679d044fcbSPrabhakar Kushwaha arch_fixup_fdt(blob);
1689d044fcbSPrabhakar Kushwaha
1699d044fcbSPrabhakar Kushwaha ft_cpu_setup(blob, bd);
1709d044fcbSPrabhakar Kushwaha
1719d044fcbSPrabhakar Kushwaha return 0;
1729d044fcbSPrabhakar Kushwaha }
1739d044fcbSPrabhakar Kushwaha #endif
174