xref: /rk3399_rockchip-uboot/board/freescale/corenet_ds/eth_p4080.c (revision 5f5620ab2679608f94b3a77e51c77d0a770103bd)
12915609aSAndy Fleming /*
22915609aSAndy Fleming  * Copyright 2009-2011 Freescale Semiconductor, Inc.
32915609aSAndy Fleming  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
52915609aSAndy Fleming  */
62915609aSAndy Fleming 
72915609aSAndy Fleming #include <common.h>
82915609aSAndy Fleming #include <command.h>
92915609aSAndy Fleming #include <netdev.h>
102915609aSAndy Fleming #include <asm/mmu.h>
112915609aSAndy Fleming #include <asm/processor.h>
122915609aSAndy Fleming #include <asm/cache.h>
132915609aSAndy Fleming #include <asm/immap_85xx.h>
142915609aSAndy Fleming #include <asm/fsl_law.h>
155614e71bSYork Sun #include <fsl_ddr_sdram.h>
162915609aSAndy Fleming #include <asm/fsl_serdes.h>
172915609aSAndy Fleming #include <asm/fsl_portals.h>
182915609aSAndy Fleming #include <asm/fsl_liodn.h>
192915609aSAndy Fleming #include <malloc.h>
202915609aSAndy Fleming #include <fm_eth.h>
212915609aSAndy Fleming #include <fsl_mdio.h>
222915609aSAndy Fleming #include <miiphy.h>
232915609aSAndy Fleming #include <phy.h>
242915609aSAndy Fleming 
252915609aSAndy Fleming #include "../common/ngpixis.h"
262915609aSAndy Fleming #include "../common/fman.h"
27*8225b2fdSShaohui Xie #include <fsl_dtsec.h>
282915609aSAndy Fleming 
292915609aSAndy Fleming #define EMI_NONE	0xffffffff
302915609aSAndy Fleming #define EMI_MASK	0xf0000000
312915609aSAndy Fleming #define EMI1_RGMII	0x0
322915609aSAndy Fleming #define EMI1_SLOT3	0x80000000	/* bank1 EFGH */
332915609aSAndy Fleming #define EMI1_SLOT4	0x40000000	/* bank2 ABCD */
342915609aSAndy Fleming #define EMI1_SLOT5	0xc0000000	/* bank3 ABCD */
352915609aSAndy Fleming #define EMI2_SLOT4	0x10000000	/* bank2 ABCD */
362915609aSAndy Fleming #define EMI2_SLOT5	0x30000000	/* bank3 ABCD */
372915609aSAndy Fleming #define EMI1_MASK	0xc0000000
382915609aSAndy Fleming #define EMI2_MASK	0x30000000
392915609aSAndy Fleming 
40ffee1ddeSZhao Qiang #define PHY_BASE_ADDR	0x00
41ffee1ddeSZhao Qiang #define PHY_BASE_ADDR_SLOT5	0x10
42ffee1ddeSZhao Qiang 
432915609aSAndy Fleming static int mdio_mux[NUM_FM_PORTS];
442915609aSAndy Fleming 
452915609aSAndy Fleming static char *mdio_names[16] = {
462915609aSAndy Fleming 	"P4080DS_MDIO0",
472915609aSAndy Fleming 	"P4080DS_MDIO1",
482915609aSAndy Fleming 	NULL,
492915609aSAndy Fleming 	"P4080DS_MDIO3",
502915609aSAndy Fleming 	"P4080DS_MDIO4",
512915609aSAndy Fleming 	NULL, NULL, NULL,
522915609aSAndy Fleming 	"P4080DS_MDIO8",
532915609aSAndy Fleming 	NULL, NULL, NULL,
542915609aSAndy Fleming 	"P4080DS_MDIO12",
552915609aSAndy Fleming 	NULL, NULL, NULL,
562915609aSAndy Fleming };
572915609aSAndy Fleming 
5861fc52b6STimur Tabi /*
5961fc52b6STimur Tabi  * Mapping of all 18 SERDES lanes to board slots. A value of '0' here means
6061fc52b6STimur Tabi  * that the mapping must be determined dynamically, or that the lane maps to
6161fc52b6STimur Tabi  * something other than a board slot.
6261fc52b6STimur Tabi  */
6361fc52b6STimur Tabi static u8 lane_to_slot[] = {
6461fc52b6STimur Tabi 	1, 1, 2, 2, 3, 3, 3, 3, 6, 6, 4, 4, 4, 4, 5, 5, 5, 5
6561fc52b6STimur Tabi };
6661fc52b6STimur Tabi 
p4080ds_mdio_name_for_muxval(u32 muxval)672915609aSAndy Fleming static char *p4080ds_mdio_name_for_muxval(u32 muxval)
682915609aSAndy Fleming {
692915609aSAndy Fleming 	return mdio_names[(muxval & EMI_MASK) >> 28];
702915609aSAndy Fleming }
712915609aSAndy Fleming 
mii_dev_for_muxval(u32 muxval)722915609aSAndy Fleming struct mii_dev *mii_dev_for_muxval(u32 muxval)
732915609aSAndy Fleming {
742915609aSAndy Fleming 	struct mii_dev *bus;
752915609aSAndy Fleming 	char *name = p4080ds_mdio_name_for_muxval(muxval);
762915609aSAndy Fleming 
772915609aSAndy Fleming 	if (!name) {
782915609aSAndy Fleming 		printf("No bus for muxval %x\n", muxval);
792915609aSAndy Fleming 		return NULL;
802915609aSAndy Fleming 	}
812915609aSAndy Fleming 
822915609aSAndy Fleming 	bus = miiphy_get_dev_by_name(name);
832915609aSAndy Fleming 
842915609aSAndy Fleming 	if (!bus) {
852915609aSAndy Fleming 		printf("No bus by name %s\n", name);
862915609aSAndy Fleming 		return NULL;
872915609aSAndy Fleming 	}
882915609aSAndy Fleming 
892915609aSAndy Fleming 	return bus;
902915609aSAndy Fleming }
912915609aSAndy Fleming 
92a836626cSTimur Tabi #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES9) && defined(CONFIG_PHY_TERANETICS)
board_phy_config(struct phy_device * phydev)932915609aSAndy Fleming int board_phy_config(struct phy_device *phydev)
942915609aSAndy Fleming {
959fafe7daSTroy Kisky 	if (phydev->drv->config)
969fafe7daSTroy Kisky 		phydev->drv->config(phydev);
97a836626cSTimur Tabi 	if (phydev->drv->uid == PHY_UID_TN2020) {
98a836626cSTimur Tabi 		unsigned long timeout = 1 * 1000; /* 1 seconds */
992915609aSAndy Fleming 		enum srds_prtcl device;
1002915609aSAndy Fleming 
101a836626cSTimur Tabi 		/*
102a836626cSTimur Tabi 		 * Wait for the XAUI to come out of reset.  This is when it
103a836626cSTimur Tabi 		 * starts transmitting alignment signals.
104a836626cSTimur Tabi 		 */
105a836626cSTimur Tabi 		while (--timeout) {
106a836626cSTimur Tabi 			int reg = phy_read(phydev, MDIO_MMD_PHYXS, MDIO_CTRL1);
107a836626cSTimur Tabi 			if (reg < 0) {
108a836626cSTimur Tabi 				printf("TN2020: Error reading from PHY at "
109a836626cSTimur Tabi 				       "address %u\n", phydev->addr);
110a836626cSTimur Tabi 				break;
111a836626cSTimur Tabi 			}
112a836626cSTimur Tabi 			/*
113a836626cSTimur Tabi 			 * Note that we've never actually seen
114a836626cSTimur Tabi 			 * MDIO_CTRL1_RESET set to 1.
115a836626cSTimur Tabi 			 */
116a836626cSTimur Tabi 			if ((reg & MDIO_CTRL1_RESET) == 0)
117a836626cSTimur Tabi 				break;
118a836626cSTimur Tabi 			udelay(1000);
119a836626cSTimur Tabi 		}
120a836626cSTimur Tabi 
121a836626cSTimur Tabi 		if (!timeout) {
122a836626cSTimur Tabi 			printf("TN2020: Timeout waiting for PHY at address %u "
123a836626cSTimur Tabi 			       " to reset.\n", phydev->addr);
124a836626cSTimur Tabi 		}
125a836626cSTimur Tabi 
1262915609aSAndy Fleming 		switch (phydev->addr) {
127a836626cSTimur Tabi 		case CONFIG_SYS_FM1_10GEC1_PHY_ADDR:
1282915609aSAndy Fleming 			device = XAUI_FM1;
1292915609aSAndy Fleming 			break;
130a836626cSTimur Tabi 		case CONFIG_SYS_FM2_10GEC1_PHY_ADDR:
1312915609aSAndy Fleming 			device = XAUI_FM2;
1322915609aSAndy Fleming 			break;
1332915609aSAndy Fleming 		default:
1342915609aSAndy Fleming 			device = NONE;
1352915609aSAndy Fleming 		}
1362915609aSAndy Fleming 
1372915609aSAndy Fleming 		serdes_reset_rx(device);
1382915609aSAndy Fleming 	}
1392915609aSAndy Fleming 
1402915609aSAndy Fleming 	return 0;
1412915609aSAndy Fleming }
1422915609aSAndy Fleming #endif
1432915609aSAndy Fleming 
1442915609aSAndy Fleming struct p4080ds_mdio {
1452915609aSAndy Fleming 	u32 muxval;
1462915609aSAndy Fleming 	struct mii_dev *realbus;
1472915609aSAndy Fleming };
1482915609aSAndy Fleming 
p4080ds_mux_mdio(u32 muxval)1492915609aSAndy Fleming static void p4080ds_mux_mdio(u32 muxval)
1502915609aSAndy Fleming {
1512915609aSAndy Fleming 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
1522915609aSAndy Fleming 	uint gpioval = in_be32(&pgpio->gpdat) & ~(EMI_MASK);
1532915609aSAndy Fleming 	gpioval |= muxval;
1542915609aSAndy Fleming 
1552915609aSAndy Fleming 	out_be32(&pgpio->gpdat, gpioval);
1562915609aSAndy Fleming }
1572915609aSAndy Fleming 
p4080ds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)1582915609aSAndy Fleming static int p4080ds_mdio_read(struct mii_dev *bus, int addr, int devad,
1592915609aSAndy Fleming 				int regnum)
1602915609aSAndy Fleming {
1612915609aSAndy Fleming 	struct p4080ds_mdio *priv = bus->priv;
1622915609aSAndy Fleming 
1632915609aSAndy Fleming 	p4080ds_mux_mdio(priv->muxval);
1642915609aSAndy Fleming 
1652915609aSAndy Fleming 	return priv->realbus->read(priv->realbus, addr, devad, regnum);
1662915609aSAndy Fleming }
1672915609aSAndy Fleming 
p4080ds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)1682915609aSAndy Fleming static int p4080ds_mdio_write(struct mii_dev *bus, int addr, int devad,
1692915609aSAndy Fleming 				int regnum, u16 value)
1702915609aSAndy Fleming {
1712915609aSAndy Fleming 	struct p4080ds_mdio *priv = bus->priv;
1722915609aSAndy Fleming 
1732915609aSAndy Fleming 	p4080ds_mux_mdio(priv->muxval);
1742915609aSAndy Fleming 
1752915609aSAndy Fleming 	return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
1762915609aSAndy Fleming }
1772915609aSAndy Fleming 
p4080ds_mdio_reset(struct mii_dev * bus)1782915609aSAndy Fleming static int p4080ds_mdio_reset(struct mii_dev *bus)
1792915609aSAndy Fleming {
1802915609aSAndy Fleming 	struct p4080ds_mdio *priv = bus->priv;
1812915609aSAndy Fleming 
1822915609aSAndy Fleming 	return priv->realbus->reset(priv->realbus);
1832915609aSAndy Fleming }
1842915609aSAndy Fleming 
p4080ds_mdio_init(char * realbusname,u32 muxval)1852915609aSAndy Fleming static int p4080ds_mdio_init(char *realbusname, u32 muxval)
1862915609aSAndy Fleming {
1872915609aSAndy Fleming 	struct p4080ds_mdio *pmdio;
1882915609aSAndy Fleming 	struct mii_dev *bus = mdio_alloc();
1892915609aSAndy Fleming 
1902915609aSAndy Fleming 	if (!bus) {
1912915609aSAndy Fleming 		printf("Failed to allocate P4080DS MDIO bus\n");
1922915609aSAndy Fleming 		return -1;
1932915609aSAndy Fleming 	}
1942915609aSAndy Fleming 
1952915609aSAndy Fleming 	pmdio = malloc(sizeof(*pmdio));
1962915609aSAndy Fleming 	if (!pmdio) {
1972915609aSAndy Fleming 		printf("Failed to allocate P4080DS private data\n");
1982915609aSAndy Fleming 		free(bus);
1992915609aSAndy Fleming 		return -1;
2002915609aSAndy Fleming 	}
2012915609aSAndy Fleming 
2022915609aSAndy Fleming 	bus->read = p4080ds_mdio_read;
2032915609aSAndy Fleming 	bus->write = p4080ds_mdio_write;
2042915609aSAndy Fleming 	bus->reset = p4080ds_mdio_reset;
2052915609aSAndy Fleming 	sprintf(bus->name, p4080ds_mdio_name_for_muxval(muxval));
2062915609aSAndy Fleming 
2072915609aSAndy Fleming 	pmdio->realbus = miiphy_get_dev_by_name(realbusname);
2082915609aSAndy Fleming 
2092915609aSAndy Fleming 	if (!pmdio->realbus) {
2102915609aSAndy Fleming 		printf("No bus with name %s\n", realbusname);
2112915609aSAndy Fleming 		free(bus);
2122915609aSAndy Fleming 		free(pmdio);
2132915609aSAndy Fleming 		return -1;
2142915609aSAndy Fleming 	}
2152915609aSAndy Fleming 
2162915609aSAndy Fleming 	pmdio->muxval = muxval;
2172915609aSAndy Fleming 	bus->priv = pmdio;
2182915609aSAndy Fleming 
2192915609aSAndy Fleming 	return mdio_register(bus);
2202915609aSAndy Fleming }
2212915609aSAndy Fleming 
board_ft_fman_fixup_port(void * blob,char * prop,phys_addr_t pa,enum fm_port port,int offset)2222915609aSAndy Fleming void board_ft_fman_fixup_port(void *blob, char * prop, phys_addr_t pa,
2232915609aSAndy Fleming 				enum fm_port port, int offset)
2242915609aSAndy Fleming {
2252915609aSAndy Fleming 	if (mdio_mux[port] == EMI1_RGMII)
2262915609aSAndy Fleming 		fdt_set_phy_handle(blob, prop, pa, "phy_rgmii");
2272915609aSAndy Fleming 
2282915609aSAndy Fleming 	if (mdio_mux[port] == EMI1_SLOT3) {
2292915609aSAndy Fleming 		int idx = port - FM2_DTSEC1 + 5;
2302915609aSAndy Fleming 		char phy[16];
2312915609aSAndy Fleming 
2322915609aSAndy Fleming 		sprintf(phy, "phy%d_slot3", idx);
2332915609aSAndy Fleming 
2342915609aSAndy Fleming 		fdt_set_phy_handle(blob, prop, pa, phy);
2352915609aSAndy Fleming 	}
2362915609aSAndy Fleming }
2372915609aSAndy Fleming 
fdt_fixup_board_enet(void * fdt)2382915609aSAndy Fleming void fdt_fixup_board_enet(void *fdt)
2392915609aSAndy Fleming {
2402915609aSAndy Fleming 	int i;
2412915609aSAndy Fleming 
2422915609aSAndy Fleming 	/*
2432915609aSAndy Fleming 	 * P4080DS can be configured in many different ways, supporting a number
2442915609aSAndy Fleming 	 * of combinations of ethernet devices and phy types.  In order to
2452915609aSAndy Fleming 	 * have just one device tree for all of those configurations, we fix up
2462915609aSAndy Fleming 	 * the tree here.  By default, the device tree configures FM1 and FM2
2472915609aSAndy Fleming 	 * for SGMII, and configures XAUI on both 10G interfaces.  So we have
2482915609aSAndy Fleming 	 * a number of different variables to track:
2492915609aSAndy Fleming 	 *
2502915609aSAndy Fleming 	 * 1) Whether the device is configured at all.  Whichever devices are
2512915609aSAndy Fleming 	 *    not enabled should be disabled by setting the "status" property
2522915609aSAndy Fleming 	 *    to "disabled".
2532915609aSAndy Fleming 	 * 2) What the PHY interface is.  If this is an RGMII connection,
2542915609aSAndy Fleming 	 *    we should change the "phy-connection-type" property to
2552915609aSAndy Fleming 	 *    "rgmii"
2562915609aSAndy Fleming 	 * 3) Which PHY is being used.  Because the MDIO buses are muxed,
2572915609aSAndy Fleming 	 *    we need to redirect the "phy-handle" property to point at the
2582915609aSAndy Fleming 	 *    PHY on the right slot/bus.
2592915609aSAndy Fleming 	 */
2602915609aSAndy Fleming 
2612915609aSAndy Fleming 	/* We've got six MDIO nodes that may or may not need to exist */
2622a523f52SShengzhou Liu 	fdt_status_disabled_by_alias(fdt, "emi1_slot3");
2632a523f52SShengzhou Liu 	fdt_status_disabled_by_alias(fdt, "emi1_slot4");
2642a523f52SShengzhou Liu 	fdt_status_disabled_by_alias(fdt, "emi1_slot5");
2652a523f52SShengzhou Liu 	fdt_status_disabled_by_alias(fdt, "emi2_slot4");
2662a523f52SShengzhou Liu 	fdt_status_disabled_by_alias(fdt, "emi2_slot5");
2672915609aSAndy Fleming 
2682915609aSAndy Fleming 	for (i = 0; i < NUM_FM_PORTS; i++) {
2692915609aSAndy Fleming 		switch (mdio_mux[i]) {
2702915609aSAndy Fleming 		case EMI1_SLOT3:
2712a523f52SShengzhou Liu 			fdt_status_okay_by_alias(fdt, "emi1_slot3");
2722915609aSAndy Fleming 			break;
2732915609aSAndy Fleming 		case EMI1_SLOT4:
2742a523f52SShengzhou Liu 			fdt_status_okay_by_alias(fdt, "emi1_slot4");
2752915609aSAndy Fleming 			break;
2762915609aSAndy Fleming 		case EMI1_SLOT5:
2772a523f52SShengzhou Liu 			fdt_status_okay_by_alias(fdt, "emi1_slot5");
2782915609aSAndy Fleming 			break;
2792915609aSAndy Fleming 		case EMI2_SLOT4:
2802a523f52SShengzhou Liu 			fdt_status_okay_by_alias(fdt, "emi2_slot4");
2812915609aSAndy Fleming 			break;
2822915609aSAndy Fleming 		case EMI2_SLOT5:
2832a523f52SShengzhou Liu 			fdt_status_okay_by_alias(fdt, "emi2_slot5");
2842915609aSAndy Fleming 			break;
2852915609aSAndy Fleming 		}
2862915609aSAndy Fleming 	}
2872915609aSAndy Fleming }
2882915609aSAndy Fleming 
board_eth_init(bd_t * bis)2892915609aSAndy Fleming int board_eth_init(bd_t *bis)
2902915609aSAndy Fleming {
2912915609aSAndy Fleming #ifdef CONFIG_FMAN_ENET
2922915609aSAndy Fleming 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
2932915609aSAndy Fleming 	int i;
2942915609aSAndy Fleming 	struct fsl_pq_mdio_info dtsec_mdio_info;
2952915609aSAndy Fleming 	struct tgec_mdio_info tgec_mdio_info;
296ffee1ddeSZhao Qiang 	struct mii_dev *bus;
2972915609aSAndy Fleming 
2982915609aSAndy Fleming 	/* Initialize the mdio_mux array so we can recognize empty elements */
2992915609aSAndy Fleming 	for (i = 0; i < NUM_FM_PORTS; i++)
3002915609aSAndy Fleming 		mdio_mux[i] = EMI_NONE;
3012915609aSAndy Fleming 
3022915609aSAndy Fleming 	/* The first 4 GPIOs are outputs to control MDIO bus muxing */
3032915609aSAndy Fleming 	out_be32(&pgpio->gpdir, EMI_MASK);
3042915609aSAndy Fleming 
3052915609aSAndy Fleming 	dtsec_mdio_info.regs =
3062915609aSAndy Fleming 		(struct tsec_mii_mng *)CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR;
3072915609aSAndy Fleming 	dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
3082915609aSAndy Fleming 
3092915609aSAndy Fleming 	/* Register the 1G MDIO bus */
3102915609aSAndy Fleming 	fsl_pq_mdio_init(bis, &dtsec_mdio_info);
3112915609aSAndy Fleming 
3122915609aSAndy Fleming 	tgec_mdio_info.regs =
3132915609aSAndy Fleming 		(struct tgec_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
3142915609aSAndy Fleming 	tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
3152915609aSAndy Fleming 
3162915609aSAndy Fleming 	/* Register the 10G MDIO bus */
3172915609aSAndy Fleming 	fm_tgec_mdio_init(bis, &tgec_mdio_info);
3182915609aSAndy Fleming 
3192915609aSAndy Fleming 	/* Register the 6 muxing front-ends to the MDIO buses */
3202915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII);
3212915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
3222915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
3232915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT5);
3242915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2_SLOT4);
3252915609aSAndy Fleming 	p4080ds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2_SLOT5);
3262915609aSAndy Fleming 
3272915609aSAndy Fleming 	fm_info_set_phy_address(FM1_DTSEC1, CONFIG_SYS_FM1_DTSEC1_PHY_ADDR);
3282915609aSAndy Fleming 	fm_info_set_phy_address(FM1_DTSEC2, CONFIG_SYS_FM1_DTSEC2_PHY_ADDR);
3292915609aSAndy Fleming 	fm_info_set_phy_address(FM1_DTSEC3, CONFIG_SYS_FM1_DTSEC3_PHY_ADDR);
3302915609aSAndy Fleming 	fm_info_set_phy_address(FM1_DTSEC4, CONFIG_SYS_FM1_DTSEC4_PHY_ADDR);
3312915609aSAndy Fleming 	fm_info_set_phy_address(FM1_10GEC1, CONFIG_SYS_FM1_10GEC1_PHY_ADDR);
3322915609aSAndy Fleming 
3332915609aSAndy Fleming #if (CONFIG_SYS_NUM_FMAN == 2)
3342915609aSAndy Fleming 	fm_info_set_phy_address(FM2_DTSEC1, CONFIG_SYS_FM2_DTSEC1_PHY_ADDR);
3352915609aSAndy Fleming 	fm_info_set_phy_address(FM2_DTSEC2, CONFIG_SYS_FM2_DTSEC2_PHY_ADDR);
3362915609aSAndy Fleming 	fm_info_set_phy_address(FM2_DTSEC3, CONFIG_SYS_FM2_DTSEC3_PHY_ADDR);
3372915609aSAndy Fleming 	fm_info_set_phy_address(FM2_DTSEC4, CONFIG_SYS_FM2_DTSEC4_PHY_ADDR);
3382915609aSAndy Fleming 	fm_info_set_phy_address(FM2_10GEC1, CONFIG_SYS_FM2_10GEC1_PHY_ADDR);
3392915609aSAndy Fleming #endif
3402915609aSAndy Fleming 
3412915609aSAndy Fleming 	for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
3422915609aSAndy Fleming 		int idx = i - FM1_DTSEC1, lane, slot;
3432915609aSAndy Fleming 		switch (fm_info_get_enet_if(i)) {
3442915609aSAndy Fleming 		case PHY_INTERFACE_MODE_SGMII:
3452915609aSAndy Fleming 			lane = serdes_get_first_lane(SGMII_FM1_DTSEC1 + idx);
3462915609aSAndy Fleming 			if (lane < 0)
3472915609aSAndy Fleming 				break;
3482915609aSAndy Fleming 			slot = lane_to_slot[lane];
3492915609aSAndy Fleming 			switch (slot) {
35061fc52b6STimur Tabi 			case 3:
3512915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT3;
3522915609aSAndy Fleming 				fm_info_set_mdio(i,
3532915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
3542915609aSAndy Fleming 				break;
35561fc52b6STimur Tabi 			case 4:
3562915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT4;
3572915609aSAndy Fleming 				fm_info_set_mdio(i,
3582915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
3592915609aSAndy Fleming 				break;
36061fc52b6STimur Tabi 			case 5:
3612915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT5;
3622915609aSAndy Fleming 				fm_info_set_mdio(i,
3632915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
3642915609aSAndy Fleming 				break;
3652915609aSAndy Fleming 			};
3662915609aSAndy Fleming 			break;
3672915609aSAndy Fleming 		case PHY_INTERFACE_MODE_RGMII:
3682915609aSAndy Fleming 			fm_info_set_phy_address(i, 0);
3692915609aSAndy Fleming 			mdio_mux[i] = EMI1_RGMII;
3702915609aSAndy Fleming 			fm_info_set_mdio(i,
3712915609aSAndy Fleming 				mii_dev_for_muxval(mdio_mux[i]));
3722915609aSAndy Fleming 			break;
3732915609aSAndy Fleming 		default:
3742915609aSAndy Fleming 			break;
3752915609aSAndy Fleming 		}
3762915609aSAndy Fleming 	}
377ffee1ddeSZhao Qiang 	bus = mii_dev_for_muxval(EMI1_SLOT5);
378ffee1ddeSZhao Qiang 	set_sgmii_phy(bus, FM1_DTSEC1,
379ffee1ddeSZhao Qiang 		      CONFIG_SYS_NUM_FM1_DTSEC, PHY_BASE_ADDR_SLOT5);
3802915609aSAndy Fleming 
3812915609aSAndy Fleming 	for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
3822915609aSAndy Fleming 		int idx = i - FM1_10GEC1, lane, slot;
3832915609aSAndy Fleming 		switch (fm_info_get_enet_if(i)) {
3842915609aSAndy Fleming 		case PHY_INTERFACE_MODE_XGMII:
3852915609aSAndy Fleming 			lane = serdes_get_first_lane(XAUI_FM1 + idx);
3862915609aSAndy Fleming 			if (lane < 0)
3872915609aSAndy Fleming 				break;
3882915609aSAndy Fleming 			slot = lane_to_slot[lane];
3892915609aSAndy Fleming 			switch (slot) {
39061fc52b6STimur Tabi 			case 4:
3912915609aSAndy Fleming 				mdio_mux[i] = EMI2_SLOT4;
3922915609aSAndy Fleming 				fm_info_set_mdio(i,
3932915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
3942915609aSAndy Fleming 				break;
39561fc52b6STimur Tabi 			case 5:
3962915609aSAndy Fleming 				mdio_mux[i] = EMI2_SLOT5;
3972915609aSAndy Fleming 				fm_info_set_mdio(i,
3982915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
3992915609aSAndy Fleming 				break;
4002915609aSAndy Fleming 			};
4012915609aSAndy Fleming 			break;
4022915609aSAndy Fleming 		default:
4032915609aSAndy Fleming 			break;
4042915609aSAndy Fleming 		}
4052915609aSAndy Fleming 	}
4062915609aSAndy Fleming 
4072915609aSAndy Fleming #if (CONFIG_SYS_NUM_FMAN == 2)
4082915609aSAndy Fleming 	for (i = FM2_DTSEC1; i < FM2_DTSEC1 + CONFIG_SYS_NUM_FM2_DTSEC; i++) {
4092915609aSAndy Fleming 		int idx = i - FM2_DTSEC1, lane, slot;
4102915609aSAndy Fleming 		switch (fm_info_get_enet_if(i)) {
4112915609aSAndy Fleming 		case PHY_INTERFACE_MODE_SGMII:
4122915609aSAndy Fleming 			lane = serdes_get_first_lane(SGMII_FM2_DTSEC1 + idx);
4132915609aSAndy Fleming 			if (lane < 0)
4142915609aSAndy Fleming 				break;
4152915609aSAndy Fleming 			slot = lane_to_slot[lane];
4162915609aSAndy Fleming 			switch (slot) {
41761fc52b6STimur Tabi 			case 3:
4182915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT3;
4192915609aSAndy Fleming 				fm_info_set_mdio(i,
4202915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
4212915609aSAndy Fleming 				break;
42261fc52b6STimur Tabi 			case 4:
4232915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT4;
4242915609aSAndy Fleming 				fm_info_set_mdio(i,
4252915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
4262915609aSAndy Fleming 				break;
42761fc52b6STimur Tabi 			case 5:
4282915609aSAndy Fleming 				mdio_mux[i] = EMI1_SLOT5;
4292915609aSAndy Fleming 				fm_info_set_mdio(i,
4302915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
4312915609aSAndy Fleming 				break;
4322915609aSAndy Fleming 			};
4332915609aSAndy Fleming 			break;
4342915609aSAndy Fleming 		case PHY_INTERFACE_MODE_RGMII:
4352915609aSAndy Fleming 			fm_info_set_phy_address(i, 0);
4362915609aSAndy Fleming 			mdio_mux[i] = EMI1_RGMII;
4372915609aSAndy Fleming 			fm_info_set_mdio(i,
4382915609aSAndy Fleming 				mii_dev_for_muxval(mdio_mux[i]));
4392915609aSAndy Fleming 			break;
4402915609aSAndy Fleming 		default:
4412915609aSAndy Fleming 			break;
4422915609aSAndy Fleming 		}
4432915609aSAndy Fleming 	}
4442915609aSAndy Fleming 
445ffee1ddeSZhao Qiang 	bus = mii_dev_for_muxval(EMI1_SLOT3);
446ffee1ddeSZhao Qiang 	set_sgmii_phy(bus, FM2_DTSEC1, CONFIG_SYS_NUM_FM2_DTSEC, PHY_BASE_ADDR);
447ffee1ddeSZhao Qiang 	bus = mii_dev_for_muxval(EMI1_SLOT4);
448ffee1ddeSZhao Qiang 	set_sgmii_phy(bus, FM2_DTSEC1, CONFIG_SYS_NUM_FM2_DTSEC, PHY_BASE_ADDR);
449ffee1ddeSZhao Qiang 
4502915609aSAndy Fleming 	for (i = FM2_10GEC1; i < FM2_10GEC1 + CONFIG_SYS_NUM_FM2_10GEC; i++) {
4512915609aSAndy Fleming 		int idx = i - FM2_10GEC1, lane, slot;
4522915609aSAndy Fleming 		switch (fm_info_get_enet_if(i)) {
4532915609aSAndy Fleming 		case PHY_INTERFACE_MODE_XGMII:
4542915609aSAndy Fleming 			lane = serdes_get_first_lane(XAUI_FM2 + idx);
4552915609aSAndy Fleming 			if (lane < 0)
4562915609aSAndy Fleming 				break;
4572915609aSAndy Fleming 			slot = lane_to_slot[lane];
4582915609aSAndy Fleming 			switch (slot) {
45961fc52b6STimur Tabi 			case 4:
4602915609aSAndy Fleming 				mdio_mux[i] = EMI2_SLOT4;
4612915609aSAndy Fleming 				fm_info_set_mdio(i,
4622915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
4632915609aSAndy Fleming 				break;
46461fc52b6STimur Tabi 			case 5:
4652915609aSAndy Fleming 				mdio_mux[i] = EMI2_SLOT5;
4662915609aSAndy Fleming 				fm_info_set_mdio(i,
4672915609aSAndy Fleming 					mii_dev_for_muxval(mdio_mux[i]));
4682915609aSAndy Fleming 				break;
4692915609aSAndy Fleming 			};
4702915609aSAndy Fleming 			break;
4712915609aSAndy Fleming 		default:
4722915609aSAndy Fleming 			break;
4732915609aSAndy Fleming 		}
4742915609aSAndy Fleming 	}
4752915609aSAndy Fleming #endif
4762915609aSAndy Fleming 
4772915609aSAndy Fleming 	cpu_eth_init(bis);
4782915609aSAndy Fleming #endif /* CONFIG_FMAN_ENET */
4792915609aSAndy Fleming 
4802915609aSAndy Fleming 	return pci_eth_init(bis);
4812915609aSAndy Fleming }
482